【24h】

Segmented bus design for low-power systems

机译:低功耗系统的分段总线设计

获取原文
获取原文并翻译 | 示例

摘要

This paper proposes a bus-segmentation method that efficiently reduces the switched capacitance on the bus. The power consumed by the bus can, therefore, be substantially reduced. The basic idea of bus segmentation is to partition the bus into several bus segments separated by pass transistors. Highly communicating devices are located to adjacent bus segments, thus, most data communication can be achieved by switching a small portion of the bus segments. As a result, power consumption and critical path delay are both reduced. Experimental results obtained by simulating a delay model and a power model demonstrate that the proposed segmented bus system reduces bus power by about 60%-70% and improves critical bus delay by about 10%-30%.
机译:本文提出了一种总线分段方法,该方法可有效降低总线上的开关电容。因此,可以大大减少总线消耗的功率。总线分段的基本思想是将总线划分为几个由传输晶体管分隔的总线段。高度通信的设备位于相邻的总线段之间,因此,大多数数据通信可以通过切换总线段的一小部分来实现。结果,功耗和关键路径延迟都降低了。通过仿真延迟模型和功率模型获得的实验结果表明,所提出的分段总线系统将总线功率降低了约60%-70%,并将临界总线延迟提高了约10%-30%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号