首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Area-efficient high-speed decoding schemes for turbo decoders
【24h】

Area-efficient high-speed decoding schemes for turbo decoders

机译:Turbo解码器的区域高效高速解码方案

获取原文
获取原文并翻译 | 示例

摘要

Turbo decoders inherently have large decoding latency and low throughput due to iterative decoding. To increase the throughput and reduce the latency, high-speed decoding schemes have to be employed. In this paper, following a discussion on basic parallel decoding architectures, the segmented sliding window approach and two other types of area-efficient parallel decoding schemes are proposed. Detailed comparison on storage requirement, number of computation units, and the overall decoding latency is provided for various decoding schemes with different levels of parallelism. Hybrid parallel decoding schemes are proposed as an attractive solution for very high level parallelism implementations. To reduce the storage bottleneck for each subdecoder, a modified version of the partial storage of state metrics approach is presented. The new approach achieves a better tradeoff between storage part and recomputation part in general. The application of the pipeline-interleaving technique to parallel turbo decoding architectures is also presented. Simulation results demonstrate that the proposed area-efficient parallel decoding schemes do not cause performance degradation.
机译:由于迭代解码,Turbo解码器固有地具有大的解码延迟和低吞吐量。为了增加吞吐量并减少等待时间,必须采用高速解码方案。在对基本并行解码体系结构进行讨论之后,本文提出了分段滑动窗口方法和两种其他类型的区域有效并行解码方案。针对具有不同并行度的各种解码方案,提供了存储要求,计算单元数量和总体解码延迟的详细比较。提出了混合并行解码方案作为非常高级并行实现的一种有吸引力的解决方案。为了减少每个子解码器的存储瓶颈,提出了状态度量部分存储方法的修改版本。一般而言,新方法在存储部分和重新计算部分之间实现了更好的折衷。还介绍了流水线交错技术在并行Turbo解码架构中的应用。仿真结果表明,所提出的区域高效并行解码方案不会导致性能下降。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号