...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Incremental compilation for parallel logic verification systems
【24h】

Incremental compilation for parallel logic verification systems

机译:并行逻辑验证系统的增量编译

获取原文
获取原文并翻译 | 示例

摘要

Although simulation remains an important part of application-specific integrated circuit (ASIC) validation, hardware-assisted parallel verification is becoming a larger part of the overall ASIC verification flow. In this paper, we describe and analyze a set of incremental compilation steps that can be directly applied to a range of parallel logic verification hardware, including logic emulators. Important aspects of this work include the formulation and analysis of two incremental design mapping steps: the partitioning of newly added design logic onto multiple logic processors and the communication scheduling of newly added design signals between logic processors. To validate our incremental compilation techniques, the developed mapping heuristics have been integrated into the compilation flow for a field-programmable gate-array-based Ikos VirtuaLogic emulator . The modified compiler has been applied to five large benchmark circuits that have been synthesized from register-transfer level and mapped to the emulator. It is shown that our incremental approach reduces verification compile time for modified designs by up to a factor of five versus complete design recompilation for benchmarks of over 100 000 gates. In most cases, verification run-time following incremental compilation of a modified design matches the performance achieved with complete design recompilation.
机译:尽管仿真仍然是专用集成电路(ASIC)验证的重要组成部分,但硬件辅助并行验证正成为整个ASIC验证流程中更大的一部分。在本文中,我们描述并分析了一组增量编译步骤,这些步骤可以直接应用于一系列并行逻辑验证硬件,包括逻辑仿真器。这项工作的重要方面包括制定和分析两个增量设计映射步骤:将新添加的设计逻辑划分到多个逻辑处理器上,以及逻辑处理器之间新添加的设计信号的通信调度。为了验证我们的增量编译技术,已将开发的映射启发法集成到了基于现场可编程门阵列的Ikos VirtuaLogic仿真器的编译流程中。修改后的编译器已应用于五个大型基准电路,这些电路已从寄存器传输级别综合并映射到仿真器。结果表明,与针对超过10万门的基准的完整设计重新编译相比,我们的增量方法最多可将修改后的设计的验证编译时间减少五倍。在大多数情况下,对经过修改的设计进行增量编译后的验证运行时间与完全重新设计时所达到的性能相匹配。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号