首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A technique for Improving dual-output domino logic
【24h】

A technique for Improving dual-output domino logic

机译:一种改善双输出多米诺骨牌逻辑的技术

获取原文

摘要

We present a technique, termed clock-generating (CG) domino, for improving dual-output domino logic that reduces area, clock load and power without increasing the delay. A delayed clock, generated from certain dual-output gates, is used to convert other dual-output gates to single output. Simulation results with ISCAS 85 benchmark circuits indicate an average reduction in area, clock load, and power of 17%, 20%, and 24%, respectively, over dual-output domino and a 48% power reduction for the largest circuit.
机译:我们提出了一种称为时钟生成(CG)多米诺骨牌的技术,用于改善双输出多米诺骨牌逻辑,该逻辑可在不增加延迟的情况下减小面积,时钟负载和功耗。从某些双输出门产生的延迟时钟用于将其他双输出门转换为单输出。使用ISCAS 85基准电路的仿真结果表明,与双输出多米诺骨牌相比,面积,时钟负载和功率的平均减少分别为17%,20%和24%,最大电路的功率减少了48%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号