首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Minimization of switching activities of partial products for designing low-power multipliers
【24h】

Minimization of switching activities of partial products for designing low-power multipliers

机译:用于设计低功耗乘法器的部分产品的开关活动最小化

获取原文
获取原文并翻译 | 示例

摘要

This work presents low-power 2's complement multipliers by minimizing the switching activities of partial products using the radix-4 Booth algorithm. Before computation for two input data, the one with a smaller effective dynamic range is processed to generate Booth codes, thereby increasing the probability that the partial products become zero. By employing the dynamic-range determination unit to control input data paths, the multiplier with a column-based adder tree of compressors or counters is designed. To further reduce power consumption, the two multipliers based on row-based and hybrid-based adder trees are realized with operations on effective dynamic ranges of input data. Functional blocks of these two multipliers can preserve their previous input states for noneffective dynamic data ranges and thus, reduce the number of their switching operations. To illustrate the proposed multipliers exhibiting low-power dissipation, the theoretical analyzes of switching activities of partial products are derived. The proposed 16 /spl times/ 16-bit multiplier with the column-based adder tree conserves more than 31.2%, 19.1%, and 33.0% of power consumed by the conventional multiplier, in applications of the ADPCM audio, G.723.1 speech, and wavelet-based image coders, respectively. Furthermore, the proposed multipliers with row-based, hybrid-based adder trees reduce power consumption by over 35.3%, 25.3% and 39.6%, and 33.4%, 24.9% and 36.9%, respectively. When considering product factors of hardware areas, critical delays and power consumption, the proposed multipliers can outperform the conventional multipliers. Consequently, the multipliers proposed herein can be broadly used in various media processing to yield low-power consumption at limited hardware cost or little slowing of speed.
机译:这项工作通过使用radix-4 Booth算法最小化部分乘积的开关活动,从而提出了低功率2的补数乘法器。在计算两个输入数据之前,有效动态范围较小的一个数据将被处理以生成展位代码,从而增加部分乘积变为零的可能性。通过使用动态范围确定单元来控制输入数据路径,设计了具有压缩器或计数器的基于列的加法器树的乘法器。为了进一步降低功耗,通过对输入数据的有效动态范围进行运算来实现基于行和基于混合的加法器树的两个乘法器。这两个乘法器的功能块可以为无效的动态数据范围保留其先前的输入状态,从而减少了其切换操作的次数。为了说明所提出的乘法器具有低功耗,对部分乘积的开关活动进行了理论分析。在基于ADPCM音频,G.723.1语音,和基于小波的图像编码器。此外,拟议的具有基于行,基于混合的加法器树的乘法器分别将功耗降低了35.3%,25.3%和39.6%,以及33.4%,24.9%和36.9%。当考虑硬件面积,关键延迟和功耗的乘积因子时,建议的乘法器可以胜过传统乘法器。因此,本文提出的乘法器可以广泛地用于各种媒体处理中,以有限的硬件成本或极小的速度降低来产生低功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号