首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Test data compression technique for embedded cores using virtual scan chains
【24h】

Test data compression technique for embedded cores using virtual scan chains

机译:使用虚拟扫描链测试嵌入式内核的数据压缩技术

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a design-for-test (DFT) technique to implement a "virtual scan chain" in a core that looks (to the system integrator) like it is shorter than the real scan chain inside the core. A core with a "virtual scan chain" is fully compatible with a core with a regular scan chain in terms of both the external test interface and tester program. The I/O pins of a core with a virtual scan chain are identical to the I/O pins of a core with a regular scan chain. For the system integrator, testing a core with a virtual scan chain is identical to testing a core with a regular scan chain (no special modes, control signals, or timing sequences are needed). The only difference is that the virtual scan chain is much shorter so the size of the scan vectors and output response is smaller resulting in less test data as well as less test time (fewer scan shift cycles). The process of mapping the virtual scan vectors to real scan vectors is handled inside the core and is completely transparent to the system integrator.
机译:本文提出了一种测试设计(DFT)技术,以在内核中实现“虚拟扫描链”,(对于系统集成商而言)它看起来比内核中的真实扫描链短。就外部测试接口和测试程序而言,具有“虚拟扫描链”的内核与具有常规扫描链的内核完全兼容。具有虚拟扫描链的内核的I / O引脚与具有常规扫描链的内核的I / O引脚相同。对于系统集成商而言,使用虚拟扫描链测试内核与使用常规扫描链测试内核相同(无需特殊模式,控制信号或时序)。唯一的区别是虚拟扫描链要短得多,因此扫描矢量的大小和输出响应更小,从而导致更少的测试数据以及更少的测试时间(更少的扫描移位周期)。将虚拟扫描向量映射为真实扫描向量的过程在内核内部进行,并且对系统集成商完全透明。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号