...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Low-latency architectures for high-throughput rate Viterbi decoders
【24h】

Low-latency architectures for high-throughput rate Viterbi decoders

机译:高吞吐量维特比解码器的低延迟架构

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

In this paper, a novel K-nested layered look-ahead method and its corresponding architecture, which combine K-trellis steps into one trellis step (where K is the encoder constraint length), are proposed for implementing low-latency high-throughput rate Viterbi decoders. The proposed method guarantees parallel paths between any two-trellis states in the look-ahead trellises and distributes the add-compare-select (ACS) computations to all trellis layers. It leads to regular and simple architecture for the Viterbi decoding algorithm. The look-ahead ACS computation latency of the proposed method increases logarithmically with respect to the look-ahead step (M) divided by the encoder constraint length (K) as opposed to linearly as in prior work. For a 4-state (i.e., K=3) convolutional code, the decoding latency of the Viterbi decoder using proposed method is reduced by 84%, at the expense of about 22% increase in hardware complexity, compared with conventional M-step look-ahead method with M=48 (where M is also the level of parallelism). The main advantage of our proposed design is that it has the least latency among all known look-ahead Viterbi decoders for a given level of parallelism.
机译:本文提出了一种新颖的K嵌套分层预读方法及其相应的体系结构,该方法将K网格步骤组合为一个网格步骤(其中K为编码器约束长度),以实现低延迟高吞吐量维特比解码器。所提出的方法保证了前瞻网格中任何两个网格状态之间的并行路径,并将“加-比较-选择”(ACS)计算分布到所有网格层。这导致了维特比解码算法的常规和简单架构。相对于先前工作中的线性提前,所提出方法的提前ACS计算等待时间相对于提前步长(M)除以编码器约束长度(K)呈对数增加。对于4状态(即K = 3)卷积码,与传统的M步外观相比,使用提出的方法的Viterbi解码器的解码延迟减少了84%,但以硬件复杂性增加了约22%为代价M = 48的超前方法(其中M也是并行度)。我们提出的设计的主要优点是,对于给定的并行度,它在所有已知的预见维特比解码器中具有最小的延迟。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号