...
首页> 外文期刊>IEEE transactions on circuits and systems. II, Express briefs >Hardware Efficient Low-Latency Architecture for High Throughput Rate Viterbi Decoders
【24h】

Hardware Efficient Low-Latency Architecture for High Throughput Rate Viterbi Decoders

机译:高吞吐量速率维特比解码器的硬件高效低延迟架构

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

By optimizing the number of look-ahead steps of the first layer of the previous low-latency architectures for M-step look-ahead high-throughput rate Viterbi decoders, this paper improves the hardware efficiency by large percentage with slight increase or even further decrease of the latency for the add-compare-select (ACS) computation. This is true especially when the encoder constraint length (K) is large. For example, when ${rm K}=7$ and M varies from 21 to 84, 20.83% to 41.27% of the hardware cost in previous low latency Viterbi method can be saved with only up to 12% increase or 4% decrease of the latency of the conventional M-step look-ahead viterbi decoder. The proposed architecture also relaxes the constraint on the look-ahead level M to be a multiple of K as was needed in the previous work. For example, when ${rm K}=7$ and M (indivisible by K) varies from 40 to 80, 60.27% to 69.3% latency of conventional M-step look ahead Viterbi architecture can be reduced at the expense of 148.62% to 320.20% extra hardware complexity.
机译:通过针对M步超前高吞吐率Viterbi解码器优化先前低延迟架构第一层的超前步骤步数,本文将硬件效率大幅度提高,甚至略有提高甚至进一步降低。加比较选择(ACS)计算的等待时间。当编码器约束长度(K)大时,尤其如此。例如,当$ {rm K} = 7 $并且M从21变为84时,以前的低延迟Viterbi方法的硬件成本节省了20.83%到41.27%,最多可以节省12%或减少4%。传统的M步超前维特比解码器的延迟。所提出的体系结构还放宽了对前瞻级别M的约束,使其成为先前工作中需要的K的倍数。例如,当$ {rm K} = 7 $并且M(K不可分)在40到80之间变化时,传统M步向前看的等待时间的延迟为60.27%至69.3%,可以减少Viterbi架构,而代价为148.62%。 320.20%的额外硬件复杂性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号