首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Routing architecture optimizations for high-density embedded programmable IP cores
【24h】

Routing architecture optimizations for high-density embedded programmable IP cores

机译:高密度嵌入式可编程IP内核的路由架构优化

获取原文
获取原文并翻译 | 示例

摘要

Programmable logic cores differ from stand-alone field-programmable gate arrays in that they can take on a variety of shapes and sizes. With this in mind, we investigate the detailed routing architecture of rectangular programmable logic cores. We quantify the effects of having different X and Y channel capacities and show that the optimum ratio between the X and Y channel widths for a rectangular core is between 1.2 and 1.5. We also present a new switch block family optimized for rectangular cores. Further, we quantify the effects of logic block pin placement. Compared with a simple extension of an existing switch block, our new architecture leads to a density improvement of up to 11.9%. Finally, we show that, if the channel width, switch block, and pin placement are chosen carefully, then the penalty for using a rectangular core (compared to a square core with the same logic capacity) is small; for a core with an aspect ratio of 2:1, the area penalty is 1.6% and the speed penalty is 3.8%.
机译:可编程逻辑核不同于独立的现场可编程门阵列,因为它们可以采用各种形状和尺寸。考虑到这一点,我们研究了矩形可编程逻辑内核的详细路由架构。我们量化了具有不同的X和Y通道容量的影响,并表明矩形芯的X和Y通道宽度之间的最佳比率在1.2和1.5之间。我们还介绍了一种针对矩形磁芯进行了优化的新型开关模块系列。此外,我们量化了逻辑块引脚放置的影响。与现有开关模块的简单扩展相比,我们的新体系结构可将密度提高多达11.9%。最后,我们表明,如果仔细选择通道宽度,开关模块和引脚位置,则使用矩形芯(与具有相同逻辑容量的方形芯相比)的代价很小;对于长宽比为2:1的核心,面积损失为1.6%,速度损失为3.8%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号