首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Circuits and architectures for field programmable gate array with configurable supply voltage
【24h】

Circuits and architectures for field programmable gate array with configurable supply voltage

机译:具有可配置电源电压的现场可编程门阵列的电路和架构

获取原文
获取原文并翻译 | 示例

摘要

Field programmable gate arrays (FPGAs) with supply voltage (Vdd) programmability have been proposed recently to reduce FPGA power, where the Vdd-level can be customized for FPGA circuit elements and unused circuit elements can be power-gated. In this paper, we first design novel Vdd-programmable and Vdd-gateable interconnect switches with minimal number of configuration SRAM cells. We then evaluate Vdd-programmable FPGA architectures using the new switches. The best architecture in our study uses Vdd-programmable logic blocks and Vdd-gateable interconnects. Compared to the baseline architecture similar to the leading commercial architecture, our best architecture reduces the minimal energy-delay product by 54.39% with 17% more area and 3% more configuration SRAM cells. Our evaluation results also show that LUT size 4 gives the lowest energy consumption, and LUT size 7 leads to the highest performance, both for all evaluated architectures.
机译:最近已经提出了具有电源电压(Vdd)可编程性的现场可编程门阵列(FPGA),以降低FPGA功耗,其中可以为FPGA电路元件定制Vdd电平,并且可以对未使用的电路元件进行电源门控。在本文中,我们首先设计了具有最少数量配置SRAM单元的新型Vdd可编程和Vdd可门互连开关。然后,我们使用新的开关评估Vdd可编程FPGA架构。我们研究中最好的架构使用Vdd可编程逻辑块和Vdd可门互连。与类似于领先的商用架构的基准架构相比,我们的最佳架构将最小能量延迟积降低了54.39%,面积增加了17%,配置SRAM单元增加了3%。我们的评估结果还显示,对于所有评估架构,LUT尺寸4的能耗最低,而LUT尺寸7的性能最高。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号