首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A 32-bit carry lookahead adder using dual-path all-N logic
【24h】

A 32-bit carry lookahead adder using dual-path all-N logic

机译:使用双路径全N逻辑的32位进位超前加法器

获取原文
获取原文并翻译 | 示例

摘要

We have developed dual path all-N logic (DPANL) and applied it to 32-bit adder design for higher performance. The speed is significantly enhanced due to reduced capacitance at each evaluation node of dynamic circuits. The power saving is achieved due to reduced adder cell size and minimal race problem. Post-layout simulation results show that this adder can operate at frequencies up to 1.85 GHz for 0.35-/spl mu/m 1P4M CMOS technology and is 32.4% faster than the adder using all-N transistor (ANT). It also consumes 29.2% less power than the ANT adder. A 0.35-/spl mu/m CMOS chip has been fabricated and tested to verify the functionality and performance of the DPANL adder on silicon.
机译:我们已经开发了双路径全N逻辑(DPANL),并将其应用于32位加法器设计以实现更高的性能。由于动态电路的每个评估节点处的电容减小,因此速度得到了显着提高。由于减小了加法器单元的尺寸并减少了竞争问题,因此实现了节电。布局后的仿真结果表明,对于0.35- / spl mu / m 1P4M CMOS技术,该加法器可以在高达1.85 GHz的频率下运行,并且比使用全N晶体管(ANT)的加法器快32.4%。与ANT加法器相比,它还节省了29.2%的功耗。已经制造出0.35 / spl mu / m CMOS芯片并进行了测试,以验证DPANL加法器在硅片上的功能和性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号