首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A reconfigurable, power-efficient adaptive Viterbi decoder
【24h】

A reconfigurable, power-efficient adaptive Viterbi decoder

机译:可重配置,高能效的自适应维特比解码器

获取原文
获取原文并翻译 | 示例

摘要

Error-correcting convolutional codes provide a proven mechanism to limit the effects of noise in digital data transmission. Although hardware implementations of decoding algorithms, such as the Viterbi algorithm, have shown good noise tolerance for error-correcting codes, these implementations require an exponential increase in very large scale integration area and power consumption to achieve increased decoding accuracy. To achieve reduced decoder power consumption, we have examined and implemented decoders based on the reduced-complexity adaptive Viterbi algorithm (AVA). Run-time dynamic reconfiguration is performed in response to varying communication channel-noise conditions to match minimized power consumption to required error-correction capabilities. Experimental calculations indicate that the use of dynamic reconfiguration leads to a 69% reduction in decoder power consumption over a nonreconfigurable field-programmable gate array implementation with no loss of decode accuracy.
机译:纠错卷积码提供了一种行之有效的机制,可以限制噪声在数字数据传输中的影响。尽管诸如维特比(Viterbi)算法的解码算法的硬件实现方案已显示出对纠错码的良好噪声容忍度,但这些实现方案要求在非常大的集成面积和功耗上呈指数增长,以实现更高的解码精度。为了降低解码器的功耗,我们已经基于降低复杂度的自适应维特比算法(AVA)研究并实现了解码器。响应于变化的通信信道噪声条件,执行运行时动态重新配置,以使最小的功耗与所需的纠错能力相匹配。实验计算表明,与不可重构的现场可编程门阵列实现相比,使用动态重构可导致解码器功耗降低69%,而不会降低解码精度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号