首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Analytical test buffer design for differential signaling I/O buffers by error syndrome analysis
【24h】

Analytical test buffer design for differential signaling I/O buffers by error syndrome analysis

机译:通过错误校正子分析对差分信号I / O缓冲区进行分析测试缓冲区设计

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a novel input test buffer design methodology that is used for testing the differential signaling interconnects. The input test buffer is aimed to detect hardware failures in differential electrical connections. The input test buffer can also be used to check the differential signal's connectivity such as, diagnosing the cable connections, detecting off-lined or un-powered connections. The strategy employed here is to analyze the fault syndromes instead of enumerating the defects to achieve high fault coverage. This analysis leads to defining the key design components comprising of an analog detector that detects and preserves the fault information in the signal, and several digital engines that process this signal. Preserving the fault information is crucial, as the differential input/output (I/Os) are robust enough to mask the defective signal. The functionality of the test buffer is clearly defined such that the user can customize it to a specific I/O technology. The impact on performance and area are negligible. The proposed input test buffer design was implemented and verified in designs using regular current mode logic (CML) differential input buffers in the 0.13-/spl mu/m process. The results demonstrate comprehensive coverage for catastrophic defects. The fault detection capability is demonstrated through Spice based fault simulations.
机译:本文提出了一种新颖的输入测试缓冲器设计方法,该方法用于测试差分信号互连。输入测试缓冲器旨在检测差分电气连接中的硬件故障。输入测试缓冲器还可用于检查差分信号的连通性,例如,诊断电缆连接,检测离线或未供电的连接。这里采用的策略是分析故障征兆,而不是枚举缺陷以实现较高的故障覆盖率。通过这种分析,可以定义关键的设计组件,其中包括检测并保留信号中故障信息的模拟检测器以及处理该信号的多个数字引擎。保留故障信息至关重要,因为差分输入/输出(I / O)具有足够的鲁棒性以掩盖缺陷信号。明确定义了测试缓冲区的功能,以便用户可以根据特定的I / O技术对其进行自定义。对性能和面积的影响可以忽略不计。拟议的输入测试缓冲器设计已在采用0.13 / spl mu / m工艺的常规电流模式逻辑(CML)差分输入缓冲器的设计中实现和验证。结果证明了对灾难性缺陷的全面覆盖。通过基于Spice的故障仿真证明了故障检测能力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号