首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >SIMD Processor-Based Turbo Decoder Supporting Multiple Third-Generation Wireless Standards
【24h】

SIMD Processor-Based Turbo Decoder Supporting Multiple Third-Generation Wireless Standards

机译:基于SIMD处理器的Turbo解码器,支持多种第三代无线标准

获取原文
获取原文并翻译 | 示例

摘要

A programmable turbo decoder is designed to support multiple third-generation wireless communication standards. We propose a hybrid architecture of hardware and software, which has small size, low power, and high performance like hardware implementations, as well as the flexibility and programmability of software. It mainly consists of a configurable hardware soft-input-soft-output (SISO) decoder and a 16-b single-instruction multiple-data processor, which is equipped with five processing elements and special instructions customized for interleaving in order to provide interleaved data at the speed of the hardware SISO. A fast and flexible software implementation of the block interleaving algorithm is also proposed. The interleaver generation is split into two parts, preprocessing and on-the-fly generation, to reduce the timing overhead of changing the interleaver structure. We present detailed descriptions of the interleaving implementation applied to the W-CDMA and cdma2000 standard turbo codes. The decoder occupies 8.90$~$mm$^{2}$ in a 0.25-$mu$m CMOS with five metal layers and exhibits the maximum decoding rate of 5.48 $~$Mb/s.
机译:可编程Turbo解码器旨在支持多种第三代无线通信标准。我们提出了一种硬件和软件的混合体系结构,它具有体积小,功耗低,性能高的优点,类似于硬件实现,以及软件的灵活性和可编程性。它主要由一个可配置的硬件软输入软输出(SISO)解码器和一个16位单指令多数据处理器组成,该处理器配备了五个处理元素和为交织而定制的特殊指令,以提供交织数据以硬件SISO的速度。还提出了块交织算法的快速灵活的软件实现。交织器的生成分为预处理和即时生成两部分,以减少更改交织器结构的时序开销。我们将介绍适用于W-CDMA和cdma2000标准Turbo码的交错实现的详细说明。解码器在具有五个金属层的0.25-μmCMOS中占据8.90 $〜$ mm $ ^ {2} $,并具有5​​.48 $〜$ Mb / s的最大解码速率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号