首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >SIMPPL: An Adaptable SoC Framework Using a Programmable Controller IP Interface to Facilitate Design Reuse
【24h】

SIMPPL: An Adaptable SoC Framework Using a Programmable Controller IP Interface to Facilitate Design Reuse

机译:SIMPPL:使用可编程控制器IP接口促进设计重用的自适应SoC框架

获取原文
获取原文并翻译 | 示例

摘要

As the complexity of designing system-on-chips increases, so does the need to abstract low-level design issues to improve designer productivity. The reuse of previously designed Intellectual Property (IP) modules is a common form of abstraction used to reduce design time. However, different applications typically use a variety of physical interfaces, communication protocols, and global system-level control for IP modules, which complicates design reuse. In this paper, we describe the SIMPPL system model and an abstraction for IP modules, called the computing element (CE), that facilitate the SoC design for both field-programmable gate array (FPGA) and application-specific integrated circuit (ASIC) platforms. The CE abstraction decouples the datapath and system-level communication from the application-specific control to promote design reuse by localizing control redesign of IP for new applications. The SIMPPL model facilitates multi-clock domain SoC designs and expedites system integration by defining the intermodule links and communication protocols
机译:随着设计片上系统的复杂性增加,抽象化低层设计问题以提高设计人员生产率的需求也随之增加。重用先前设计的知识产权(IP)模块是一种常见的抽象形式,用于减少设计时间。但是,不同的应用程序通常对IP模块使用各种物理接口,通信协议和全局系统级控制,这使设计重用变得复杂。在本文中,我们描述了SIMPPL系统模型和IP模块的抽象,称为计算元素(CE),可促进针对现场可编程门阵列(FPGA)和专用集成电路(ASIC)平台的SoC设计。 CE抽象将数据路径和系统级通信与特定于应用程序的控制分离开,从而通过为新应用程序本地化IP的控制重新设计来促进设计重用。 SIMPPL模型通过定义模块间链接和通信协议来促进多时钟域SoC设计并加快系统集成

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号