首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Joint AGC-Equalization Algorithm and VLSI Architecture for Wirelined Transceiver Designs
【24h】

Joint AGC-Equalization Algorithm and VLSI Architecture for Wirelined Transceiver Designs

机译:有线收发器设计的联合AGC均衡算法和VLSI架构

获取原文
获取原文并翻译 | 示例

摘要

Traditional approaches of automatic gain control (AGC) involve estimating the average power or the peak amplitude over an extended time period, which results in high hardware complexity and a long processing time. Moreover, the accuracy of traditional approaches is seriously degraded by noise and intersymbol interference. In this paper, we propose a joint AGC and equalization (Joint AGC-EQ) scheme, in which the AGC circuitry comprises only one-tenth of the area of a traditional AGC. In addition, the total convergence time of the proposed Joint AGC-EQ is only half that of traditional blind equalization. The scheme is already silicon proven for the application of a Fast Ethernet transceiver using Faraday/UMC 0.18-mum cell libraries
机译:自动增益控制(AGC)的传统方法涉及估算扩展时间段内的平均功率或峰值幅度,这导致较高的硬件复杂度和较长的处理时间。此外,噪声和符号间干扰严重降低了传统方法的准确性。在本文中,我们提出了一种联合AGC和均衡(Joint AGC-EQ)方案,其中AGC电路仅占传统AGC面积的十分之一。此外,拟议的联合AGC-EQ的总收敛时间仅为传统盲均衡的一半。该方案已通过硅验证,可用于使用法拉第/ UMC 0.18um单元库的快速以太网收发器

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号