首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A Robust 4-PAM Signaling Scheme for Inter-Chip Links Using Coding in Space
【24h】

A Robust 4-PAM Signaling Scheme for Inter-Chip Links Using Coding in Space

机译:使用空间编码的芯片间链路的鲁棒4-PAM信令方案

获取原文
获取原文并翻译 | 示例

摘要

Increasing demand for high-speed inter-chip interconnects requires faster links that consume less power. Channel coding can be used to lower the required signal-to-noise ratio for a specific bit error rate in a channel. There are numerous codes that can be used to approach the theoretical Shannon limit, which is the maximum information transfer rate of a communication channel for a particular noise level. However, the complexity of these codes prohibits their use in high-speed inter-chip applications. A low-complexity signaling scheme is proposed here. This method can achieve 3-5-dB coding gain over uncoded four-level pulse amplitude modulation (PAM). The receiver for this signaling scheme along with a regular 4-PAM receiver was designed and implemented in a 0.18-mum standard CMOS technology. Experimental results show that the receiver is functional up to 2.5 Gb/s. This was verified with a bit error rate tester (BERT) and we were able to achieve error free operation at 2.5-Gb/s channel transfer rate. The entire receiver for this scheme consumes 22 mW at 2.5 Gb/s and occupies an area of 0.2 mm 2.
机译:对高速芯片间互连的需求不断增长,需要更快的链路消耗更少的功率。信道编码可用于降低信道中特定误码率所需的信噪比。有许多代码可用于逼近理论的香农极限,这是针对特定噪声水平的通信信道的最大信息传输速率。但是,这些代码的复杂性阻止了它们在高速芯片间应用中的使用。这里提出了一种低复杂度的信令方案。与未编码的四电平脉冲幅度调制(PAM)相比,该方法可以获得3-5-dB的编码增益。此信令方案的接收器以及常规的4-PAM接收器是采用0.18微米标准CMOS技术设计和实现的。实验结果表明,该接收器的工作速率高达2.5 Gb / s。这已通过误码率测试仪(BERT)进行了验证,并且我们能够以2.5 Gb / s的通道传输速率实现无误操作。此方案的整个接收器在2.5 Gb / s的功耗为22 mW,面积为0.2 mm 2。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号