首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Low-Power Clocked-Pseudo-NMOS Flip-Flop for Level Conversion in Dual Supply Systems
【24h】

Low-Power Clocked-Pseudo-NMOS Flip-Flop for Level Conversion in Dual Supply Systems

机译:低功耗时钟伪NMOS触发器,用于双电源系统中的电平转换

获取原文
获取原文并翻译 | 示例
           

摘要

Clustered voltage scaling (CVS) is an effective way to decrease power dissipation. One of the design challenges is the design of an efficient level converter with fewer power and delay overheads. In this paper, level-shifting flip-flop topologies are investigated. Different level-shifting schemes are analyzed and classified into groups: differential style, n-type metal–oxide–semiconductor (NMOS) pass-transistor style, and precharged style. An efficient level-shifting scheme, the clocked-pseudo-NMOS (CPN) level conversion scheme, is presented. One novel level conversion flip-flop (CPN-LCFF) is proposed, which combines the conditional discharge technique and pseudo-NMOS technique. In view of power and delay, the new CPN-LCFF outperforms previous LCFF by over 8% and 15.6%, respectively.
机译:群集电压缩放(CVS)是减少功耗的有效方法。设计挑战之一是设计一种具有更少功率和延迟开销的高效电平转换器。本文研究了电平移位触发器的拓扑结构。分析了不同的电平转换方案,并将其分为以下几类:差分型,n型金属氧化物半导体(NMOS)传输晶体管型和预充电型。提出了一种有效的电平转换方案,即时钟伪NMOS(CPN)电平转换方案。提出了一种新颖的电平转换触发器(CPN-LCFF),它将条件放电技术和伪NMOS技术相结合。考虑到功率和延迟,新的CPN-LCFF分别比以前的LCFF高出8%和15.6%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号