首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >VLSI Implementation of an Edge-Oriented Image Scaling Processor
【24h】

VLSI Implementation of an Edge-Oriented Image Scaling Processor

机译:面向边缘的图像缩放处理器的VLSI实现

获取原文
获取原文并翻译 | 示例

摘要

Image scaling is a very important technique and has been widely used in many image processing applications. In this paper, we present an edge-oriented area-pixel scaling processor. To achieve the goal of low cost, the area-pixel scaling technique is implemented with a low-complexity VLSI architecture in our design. A simple edge catching technique is adopted to preserve the image edge features effectively so as to achieve better image quality. Compared with the previous low-complexity techniques, our method performs better in terms of both quantitative evaluation and visual quality. The seven-stage VLSI architecture of our image scaling processor contains 10.4-K gate counts and yields a processing rate of about 200 MHz by using TSMC 0.18-$mu$m technology.
机译:图像缩放是一项非常重要的技术,已广泛用于许多图像处理应用程序中。在本文中,我们提出了一种面向边缘的面积像素缩放处理器。为了实现低成本的目标,在我们的设计中采用低复杂度的VLSI架构实现了面积像素缩放技术。采用简单的边缘捕捉技术可以有效地保留图像边缘特征,从而获得更好的图像质量。与以前的低复杂度技术相比,我们的方法在定量评估和视觉质量方面表现更好。我们的图像缩放处理器的七阶段VLSI架构包含10.4 K的门数,并且使用TSMC0.18-μm技术产生的处理速率约为200 MHz。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号