首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >VLSI Implementation of a Low-Cost High-Quality Image Scaling Processor
【24h】

VLSI Implementation of a Low-Cost High-Quality Image Scaling Processor

机译:低成本高质量图像缩放处理器的VLSI实现

获取原文
获取原文并翻译 | 示例

摘要

In this brief, a low-complexity, low-memory-requirement, and high-quality algorithm is proposed for VLSI implementation of an image scaling processor. The proposed image scaling algorithm consists of a sharpening spatial filter, a clamp filter, and a bilinear interpolation. To reduce the blurring and aliasing artifacts produced by the bilinear interpolation, the sharpening spatial and clamp filters are added as prefilters. To minimize the memory buffers and computing resources for the proposed image processor design, a T-model and inversed T-model convolution kernels are created for realizing the sharpening spatial and clamp filters. Furthermore, two T-model or inversed T-model filters are combined into a combined filter which requires only a one-line-buffer memory. Moreover, a reconfigurable calculation unit is invented for decreasing the hardware cost of the combined filter. Moreover, the computing resource and hardware cost of the bilinear interpolator can be efficiently reduced by an algebraic manipulation and hardware sharing techniques. The VLSI architecture in this work can achieve 280 MHz with 6.08-K gate counts, and its core area is 30?378 $muhbox{m}^{2}$ synthesized by a 0.13-$muhbox{m}$ CMOS process. Compared with previous low-complexity techniques, this work reduces gate counts by more than 34.4% and requires only a one-line-buffer memory.
机译:在本文中,为图像缩放处理器的VLSI实现提出了一种低复杂度,低内存需求和高质量的算法。提出的图像缩放算法包括锐化空间滤波器,钳位滤波器和双线性插值。为了减少由双线性插值产生的模糊和混叠伪像,将锐化空间和钳位滤波器添加为预滤波器。为了最小化所提出的图像处理器设计的存储器缓冲区和计算资源,创建了一个T模型和反T模型卷积内核,以实现锐化的空间和钳位滤波器。此外,将两个T模型或逆T模型滤波器组合为一个组合滤波器,该滤波器仅需要一个行缓冲存储器。此外,发明了一种可重新配置的计算单元,以降低组合滤波器的硬件成本。而且,可以通过代数操纵和硬件共享技术来有效地减少双线性内插器的计算资源和硬件成本。这项工作中的VLSI架构可以达到280 MHz,具有6.08-K的门数,其核心面积为30?378 $ muhbox {m} ^ {2} $,由0.13- $ muhbox {m} $ CMOS工艺合成。与以前的低复杂度技术相比,这项工作将门数减少了34.4%以上,并且仅需要一个行缓冲存储器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号