首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Exploiting Memory Soft Redundancy for Joint Improvement of Error Tolerance and Access Efficiency
【24h】

Exploiting Memory Soft Redundancy for Joint Improvement of Error Tolerance and Access Efficiency

机译:利用内存软冗余共同提高容错能力和访问效率

获取原文
获取原文并翻译 | 示例

摘要

Technology roadmap projects nanoscale multibillion- transistor integration in the coming years. However, on-chip memory becomes increasingly exposed to the dual challenges of device-level reliability degradation and architecture-level performance gap. In this paper, we propose to exploit the inherent memory soft (transient) redundancy for on-chip memory design. Due to the mismatch between fixed cache line size and runtime variations in memory spatial locality, many irrelevant data are fetched into the memory thereby wasting memory spaces. The proposed soft-redundancy allocated memory detects and utilizes these memory spaces for jointly achieving efficient memory access and effective error control. A runtime reconfiguration scheme is also proposed to further enhance the soft-redundancy allocation. Simulation results demonstrate 74.8% average error-control coverage ratio on the SPEC CPU2000 benchmarks with average of 59.5% and 41.3% reduction in memory miss rate and bandwidth usage, respectively, as compared to the existing memory techniques. Furthermore, the proposed technique is fully scalable with respect to various memory configurations.
机译:技术路线图预计在未来几年内将实现数十亿纳米级的晶体管集成。但是,片上存储器越来越面临设备级可靠性下降和架构级性能差距的双重挑战。在本文中,我们建议利用固有的存储器软(瞬态)冗余进行片上存储器设计。由于固定高速缓存行大小和内存空间局部性的运行时变化之间不匹配,因此许多无关的数据都被提取到内存中,从而浪费了内存空间。所提出的软冗余分配的存储器检测并利用这些存储器空间以共同实现有效的存储器访问和有效的错误控制。还提出了运行时重新配置方案,以进一步增强软冗余分配。仿真结果表明,与现有的内存技术相比,SPEC CPU2000基准测试的平均错误控制覆盖率为74.8%,内存的未命中率和带宽使用率分别减少了59.5%和41.3%。此外,所提出的技术对于各种存储器配置是完全可扩展的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号