机译:利用内存软冗余共同提高容错能力和访问效率
Dept. of Electr. & Comput. Eng., Univ. of Connecticut, Storrs, CT, USA;
cache storage; integrated circuit design; integrated circuit reliability; integrated memory circuits; SPEC CPU2000 benchmarks; access efficiency; device-level reliability degradation; error tolerance; fixed cache line size; memory detects; memory soft redundancy; on-chip memory design; runtime reconfiguration; soft-redundancy allocation; Access performance; VLSI design; bandwidth usage; cache memory; memory architecture; redundancy; reliability;
机译:使用计算机模拟在实际系统中使用磁随机存取存储器的嵌入式计算机的软错误容忍度和能耗评估
机译:动态冗余的随机存取存储器容错方案
机译:改善自然自定时电路容差对短期软误差
机译:基于软索引的内存设计联合性能提升及误差容错
机译:高密度动态随机存取存储器阵列中由α粒子引起的软错误的分析。
机译:利用化学计量冗余来提高计算效率和减少网络
机译:利用内存软冗余共同提高容错性和访问效率