首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A Novel Variation-Tolerant Keeper Architecture for High-Performance Low-Power Wide Fan-In Dynamic or Gates
【24h】

A Novel Variation-Tolerant Keeper Architecture for High-Performance Low-Power Wide Fan-In Dynamic or Gates

机译:用于高性能,低功耗,宽扇入动态或门控的新颖的容差保持器架构

获取原文
获取原文并翻译 | 示例

摘要

Dynamic gates have been excellent choice in the design of high-performance modules in modern microprocessors. The only limitation of dynamic gates is their relatively low noise margin compared to that of standard CMOS gates. Traditionally, this issue has been resolved by employing a pMOS keeper circuit that compensates for leakage current of the pull-down nMOS network. In the earlier technology nodes, the keeper circuit could improve reliability of the dynamic gates with minor performance penalty. However, aggressive scaling trends of CMOS technology along with increasing levels of process variations have reduced effectiveness of the traditional keeper approach. This is because to maintain an acceptable noise margin level in deep sub-100 nm technologies, large pMOS keepers must be employed, which generates substantial contention between the keeper and the pull-down network, and hence results in severe loss of performance and high power consumption. This problem is more severe in wide fan-in dynamic gates due to the large number of leaky nMOS devices connected to the dynamic node. In this paper, a novel variation-tolerant keeper architecture is proposed, which is capable of significantly reducing contention and improving performance and power consumption. Using circuit simulations, the overall improved characteristics of the proposed keeper are demonstrated in comparison to those of the traditional as well as several state-of-the-art keepers. The proposed keeper exhibits the lowest delay deviation under different levels of process variations. Also, it is shown that for an eight-input or gate, in presence of 15% $V_{{rm th}}$ fluctuations, the proposed architecture can lead to 20%, 15%, and more than 40% reduction in power consumption, mean delay, and standard deviation of delay, respectively, when compared to the traditional keeper circuit.
机译:动态门是现代微处理器中高性能模块设计的绝佳选择。动态门的唯一限制是与标准CMOS门相比,它们的噪声容限相对较低。传统上,此问题已通过采用pMOS保持器电路解决,该电路可补偿下拉nMOS网络的泄漏电流。在较早的技术节点中,保持器电路可以提高动态门的可靠性,而对性能的影响较小。但是,CMOS技术的大规模扩展趋势以及不断变化的工艺变化水平降低了传统保持器方法的有效性。这是因为要在低于100 nm的深层技术中保持可接受的噪声裕度水平,必须使用大型pMOS保持器,这会在保持器和下拉网络之间产生大量竞争,从而导致性能和高功率的严重损失。消费。由于存在大量连接到动态节点的泄漏nMOS器件,因此在宽扇入式动态门中,此问题更加严重。在本文中,提出了一种新颖的耐变异的保持器架构,该架构能够显着减少竞争并改善性能和功耗。通过电路仿真,与传统的以及几种最先进的保持器相比,展示了所提出的保持器的总体改进特性。建议的保持器在不同级别的过程变化下表现出最低的延迟偏差。此外,还表明,对于八输入或门,在存在15%$ V _ {{rm th}} $波动的情况下,所提出的体系结构可导致功耗降低20%,15%和40%以上与传统的保持器电路相比,功耗,平均延迟和延迟标准偏差分别为。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号