【24h】

A Novel Programmable Parallel CRC Circuit

机译:一种新颖的可编程并行CRC电路

获取原文
获取原文并翻译 | 示例

摘要

A new hardware scheme for computing the transition and control matrix of a parallel cyclic redundancy checksum is proposed. This opens possibilities for parallel high-speed cyclic redundancy checksum circuits that reconfigure very rapidly to new polynomials. The area requirements are lower than those for a realization storing a precomputed matrix. An additional simplification arises as only the polynomial needs to be supplied. The derived equations allow the width of the data to be processed in parallel to be selected independently of the degree of the polynomial. The new design has been simulated and outperforms a recently proposed architecture significantly in speed, area, and energy efficiency.
机译:提出了一种计算并行循环冗余校验和转移与控制矩阵的新硬件方案。这为并行高速循环冗余校验和电路打开了可能性,这些电路可以非常快速地重新配置为新的多项式。面积要求比存储预计算矩阵的实现要低。由于仅需要提供多项式,因此出现了额外的简化。导出的等式允许独立于多项式的阶数来选择并行处理的数据的宽度。新设计已经过模拟,在速度,面积和能效方面均明显优于最近提出的架构。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号