首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Energy-Efficient Trace Reuse Cache for Embedded Processors
【24h】

Energy-Efficient Trace Reuse Cache for Embedded Processors

机译:嵌入式处理器的节能跟踪重用缓存

获取原文
获取原文并翻译 | 示例

摘要

For an embedded processor, the efficiency of instruction delivery has attracted much attention since instruction cache accesses consume a great portion of the whole processor power dissipation. In this paper, we propose a memory structure called Trace Reuse (TR) Cache to serve as an alternative source for instruction delivery. Through an effective scheme to reuse the retired instructions from the pipeline back-end of a processor, the TR cache presents improvement both in performance and power efficiency. Experimental results show that a 2048-entry TR cache is able to provide 75% energy saving for an instruction cache of 16 kB, at the same time boost the IPC up to 21%. The scalability of the TR cache is also demonstrated with the estimated area usage and energy-delay product. The results of our evaluation indicate that the TR cache outperforms the traditional filter cache under all configurations of the reduced cache sizes. The TR cache exhibits strong tolerance to the IPC degradation induced by smaller instruction caches, thus makes it an ideal design option for the cases of trading cache size for better energy and area efficiency.
机译:对于嵌入式处理器,由于指令高速缓存访​​问消耗了整个处理器功耗的很大一部分,因此指令传递的效率已引起了广泛的关注。在本文中,我们提出了一种称为跟踪重用(TR)缓存的内存结构,可以用作指令传递的替代源。通过有效的方案来重用来自处理器流水线后端的退休指令,TR高速缓存在性能和功率效率上都得到了改善。实验结果表明,对于16 kB的指令高速缓存,2048个条目的TR高速缓存能够节省75%的能源,同时将IPC提升至21%。 TR高速缓存的可伸缩性还通过估计的区域使用量和能源延迟产品得到了证明。我们的评估结果表明,在所有减小缓存大小的配置下,TR缓存均优于传统的过滤器缓存。 TR高速缓存对较小的指令高速缓存引起的IPC降级表现出较强的容忍度,因此使其成为交易高速缓存大小的情况的理想设计选择,以实现更好的能量和面积效率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号