首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Analysis Towards Minimization of Total SRAM Energy Over Active and Idle Operating Modes
【24h】

Analysis Towards Minimization of Total SRAM Energy Over Active and Idle Operating Modes

机译:在工作模式和空闲模式下实现总SRAM能量最小化的分析

获取原文
获取原文并翻译 | 示例
           

摘要

Computational requirements in highly energy constrained applications are driving the need for ultra-low-power processors. In such devices SRAMs pose a primary energy limitation. This paper analyzes SRAM energy in practical applications using state-of-the-art power-management techniques. The design targets and array biasing for energy minimization are developed. Compared with generic logic, these are characterized by the important difference that SRAMs generally need to retain data. This restricts the use of power-gating for leakage elimination, and thus this paper considers the application of low-leakage data-retention biasing during the idle-mode. The resulting energy tradeoffs have important distinctions, and these are analyzed in the presence of practical variation levels.
机译:高能耗应用中的计算要求推动了对超低功耗处理器的需求。在这样的设备中,SRAM构成了主要的能量限制。本文使用最先进的电源管理技术分析实际应用中的SRAM能量。开发了用于最小化能量的设计目标和阵列偏置。与通用逻辑相比,它们的主要区别在于SRAM通常需要保留数据。这限制了使用电源门控来消除泄漏,因此本文考虑了空闲模式下低泄漏数据保持偏置的应用。产生的能量折衷具有重要的区别,在实际变化水平下进行分析。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号