首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Design and Optimization of Power-Gated Circuits With Autonomous Data Retention
【24h】

Design and Optimization of Power-Gated Circuits With Autonomous Data Retention

机译:具有自主数据保留功能的门控电路的设计与优化

获取原文
获取原文并翻译 | 示例

摘要

Power gating has been widely employed to reduce subthreshold leakage. Data retention elements (flip-flops and isolation circuits) are used to preserve circuit states during standby mode, if the states are needed again after wake-up. These elements must be controlled by an external power management unit, causing a network of control signals implemented with extra wires and buffers. A power-gated circuit with autonomous data retention (APG) is proposed to remove the overhead involved in control signals. Retention elements in APG derive their control by detecting rising potential of virtual ground rails when power gating starts, i.e., they control themselves without explicit control signals. Design of retention elements for APG is addressed to facilitate safe capturing of circuit states. Experiments with 65-nm technology demonstrate that, compared to standard power gating, total wirelength, and average wiring congestion are reduced by 8.6% and 4.1% on average, respectively, at a cost of 6.8% area increase. In order to fast charge virtual ground rails, a pMOS switch driven by a short pulse is employed to directly provide charges to virtual ground. This helps retention elements avoid short-circuit current while making transition to standby mode. The optimization procedure for sizing pMOS switch and deciding pulse width is addressed, and assessed with 65-nm technology. Experiments show that, compared to standard power gating, APG reduces the delay to enter and exit the standby mode by 65.6% and 28.9%, respectively, with corresponding energy dissipation during the period cut by 46.1% and 36.5%. Standby mode leakage power consumption is also reduced by 15.8% on average.
机译:功率门控已广泛用于减少亚阈值泄漏。数据保持元件(触发器和隔离电路)用于在待机模式下保持电路状态,如果唤醒后仍需要状态的话。这些元件必须由外部电源管理单元控制,从而形成由额外的导线和缓冲器实现的控制信号网络。提出了一种具有自主数据保留(APG)功能的电源门控电路,以消除控制信号中涉及的开销。 APG中的固定元件通过在电源门控开始时检测虚拟接地轨的上升电位来获得控制权,即它们在没有明确控制信号的情况下进行控制。提出了用于APG的保持元件的设计,以促进电路状态的安全捕获。使用65纳米技术的实验表明,与标准功率门控相比,总线长和平均布线拥塞平均分别减少了8.6%和4.1%,而面积增加了6.8%。为了对虚拟接地轨快速充电,采用了由短脉冲驱动的pMOS开关直接为虚拟接地提供电荷。这有助于保持元件在过渡到待机模式时避免短路电流。解决了确定pMOS开关尺寸和确定脉冲宽度的优化程序,并使用65 nm技术进行了评估。实验表明,与标准功率门控相比,APG分别将进入和退出待机模式的延迟减少了65.6%和28.9%,并且在此期间相应的能耗降低了46.1%和36.5%。待机模式泄漏功耗也平均降低了15.8%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号