首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Low-Complexity Reliability-Based Message-Passing Decoder Architectures for Non-Binary LDPC Codes
【24h】

Low-Complexity Reliability-Based Message-Passing Decoder Architectures for Non-Binary LDPC Codes

机译:非二进制LDPC码的基于低复杂度可靠性的消息传递解码器体系结构

获取原文
获取原文并翻译 | 示例

摘要

Non-binary low-density parity-check (NB-LDPC) codes can achieve better error-correcting performance than their binary counterparts at the cost of higher decoding complexity when the codeword length is moderate. The recently developed iterative reliability-based majority-logic NB-LDPC decoding has better performance-complexity tradeoffs than previous algorithms. This paper first proposes enhancement schemes to the iterative hard reliability-based majority-logic decoding (IHRB-MLGD). Compared to the IHRB algorithm, our enhanced (E-)IHRB algorithm can achieve significant coding gain with small hardware overhead. Then low-complexity partial-parallel NB-LDPC decoder architectures are developed based on these two algorithms. Many existing NB-LDPC code construction methods lead to quasi-cyclic or cyclic codes. Both types of codes are considered in our design. Moreover, novel schemes are developed to keep a small proportion of messages in order to reduce the memory requirement without causing noticeable performance loss. In addition, a shift-message structure is proposed by using memories concatenated with variable node units to enable efficient partial-parallel decoding for cyclic NB-LDPC codes. Compared to previous designs based on the Min-max decoding algorithm, our proposed decoders have at least tens of times lower complexity with moderate coding gain loss.
机译:当码字长度适中时,非二进制低密度奇偶校验(NB-LDPC)码可以比其二进制对等码实现更好的纠错性能,但代价是解码复杂度更高。最近开发的基于迭代可靠性的多数逻辑NB-LDPC解码比以前的算法具有更好的性能复杂度折衷。本文首先提出了基于迭代硬可靠性的多数逻辑解码(IHRB-MLGD)的增强方案。与IHRB算法相比,我们的增强(E-)IHRB算法可以在不增加硬件开销的情况下实现显着的编码增益。然后基于这两种算法开发了低复杂度的部分并行NB-LDPC解码器体系结构。许多现有的NB-LDPC码构造方法导致准循环或循环码。在我们的设计中考虑了两种代码。此外,开发了新颖的方案来保留一小部分消息,以便减少内存需求而不引起明显的性能损失。另外,通过使用与可变节点单元串联的存储器来提出移位消息结构,以使得能够对循环NB-LDPC码进行有效的部分并行解码。与以前的基于Min-max解码算法的设计相比,我们提出的解码器的复杂度至少降低了数十倍,且编码增益损失适中。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号