首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Estimating Information-Theoretical nand Flash Memory Storage Capacity and its Implication to Memory System Design Space Exploration
【24h】

Estimating Information-Theoretical nand Flash Memory Storage Capacity and its Implication to Memory System Design Space Exploration

机译:信息理论与非闪存存储容量的估计及其对存储系统设计空间探索的启示

获取原文
获取原文并翻译 | 示例

摘要

Today and future nand flash memory will heavily rely on system-level fault-tolerance techniques such as error correction code (ECC) to ensure the overall system storage integrity. Since ECC demands the storage of coding redundancy and hence degrades effective cell storage efficiency, it is highly desirable to use more powerful coding solutions that can maintain the system storage reliability at less coding redundancy. This has motivated a growing interest in the industry to search for alternatives to BCH code being used in today. Regardless to specific ECCs, it is of great practical importance to know the theoretical limit on the achievable cell storage efficiency, which motivates this work. We first develop an approximate nand flash memory channel model that explicitly incorporates program/erase (P/E) cycling effects and cell-to-cell interference, based on which we then develop strategies for estimating the information-theoretical bounds on cell storage efficiency. We show that it can readily reveal the tradeoffs among cell storage efficiency, P/E cycling endurance, and retention limit, which can provide important insights for system designers. Finally, motivated by the dynamics of P/E cycling effect revealed by the information-theoretical study, we propose two memory system design techniques that can improve the average nand flash memory programming speed and increase the total amount of user data that can be stored in nand flash cell over its entire lifetime.
机译:当今和未来的nand闪存将严重依赖系统级容错技术(例如纠错码(ECC))来确保整个系统存储的完整性。由于ECC需要编码冗余的存储,因此降低了有效的单元存储效率,因此非常需要使用功能更强大的编码解决方案,该解决方案可以在较少编码冗余的情况下保持系统存储可靠性。这激发了业界对寻找当今正在使用的BCH代码替代品的兴趣。不管具体的ECC如何,了解可实现的单元存储效率的理论极限都是非常重要的,这是这项工作的动力。我们首先开发一个近似nand闪存通道模型,该模型显式地结合了程序/擦除(P / E)循环效应和单元间干扰,然后在此基础上,开发了用于估计单元存储效率的信息理论范围的策略。我们表明,它可以很容易地揭示出电池存储效率,P / E循环耐久性和保留极限之间的折衷,这可以为系统设计人员提供重要的见识。最后,受信息理论研究揭示的P / E循环效应动态的影响,我们提出了两种存储系统设计技术,它们可以提高平均n和闪存编程速度,并增加可以存储在其中的用户数据总量。 nand闪存单元在其整个生命周期内。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号