首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Design and Implementation of Backtracking Wave-Pipeline Switch to Support Guaranteed Throughput in Network-on-Chip
【24h】

Design and Implementation of Backtracking Wave-Pipeline Switch to Support Guaranteed Throughput in Network-on-Chip

机译:支持片上网络的吞吐量保证的回溯波导管切换的设计与实现

获取原文
获取原文并翻译 | 示例

摘要

It is a challenging task in a network-on-chip to design an on-chip switch/router to dynamically support (hard) guaranteed throughput under very tight on-chip constraints of power, timing, area, and time-to-market. This paper presents the design and implementation of a novel pipeline circuit-switched switch to support guaranteed throughput. The proposed circuit-switched switch, based on a backtracking probing path setup, operates with a source-synchronous wave-pipeline approach. The switch can support a dead- and live-lock free dynamic path-setup scheme and can achieve high bandwidth and high area and energy efficiency. A silicon-proven prototype of a 16-bit-data 5-bidirectional-port switch in a four-metal-layer 0.18-$mu$ m CMOS standard-cell technology can yield an aggregate data bandwidth of up to 73.84 Gb/s, while occupying only a modest area of 0.0315 mm$^{2}$. The synthesizable implementation of the proposed switch also results in a cost-effective design, fast development time, and portability.
机译:在片上网络中设计一个片上交换机/路由器,以在功率,时序,面积和上市时间等非常严格的片上约束条件下动态支持(硬)保证的吞吐量是一项艰巨的任务。本文介绍了一种新型流水线电路交换交换机的设计和实现,以支持有保证的吞吐量。所提出的电路交换开关基于回溯探测路径设置,采用源同步波流水线方法进行操作。该交换机可以支持无死锁和活锁的动态路径设置方案,并可以实现高带宽,高面积和高能效。经过硅验证的四金属层0.18-μmCMOS标准单元技术中的16位数据5双向端口交换机的原型可以产生高达73.84 Gb / s的总数据带宽,而仅占据0.0315 mm $ ^ {2} $的适度面积。所提出的交换机的可综合实现还带来了具有成本效益的设计,快速的开发时间和可移植性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号