首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Area-Efficient Parallel FIR Digital Filter Structures for Symmetric Convolutions Based on Fast FIR Algorithm
【24h】

Area-Efficient Parallel FIR Digital Filter Structures for Symmetric Convolutions Based on Fast FIR Algorithm

机译:基于快速FIR算法的对称卷积的面积有效并行FIR数字滤波器结构

获取原文
获取原文并翻译 | 示例

摘要

Based on fast finite-impulse response (FIR) algorithms (FFAs), this paper proposes new parallel FIR filter structures, which are beneficial to symmetric coefficients in terms of the hardware cost, under the condition that the number of taps is a multiple of 2 or 3. The proposed parallel FIR structures exploit the inherent nature of symmetric coefficients reducing half the number of multipliers in subfilter section at the expense of additional adders in preprocessing and postprocessing blocks. Exchanging multipliers with adders is advantageous because adders weigh less than multipliers in terms of silicon area; in addition, the overhead from the additional adders in preprocessing and postprocessing blocks stay fixed and do not increase along with the length of the FIR filter, whereas the number of reduced multipliers increases along with the length of the FIR filter. For example, for a four-parallel 72-tap filter, the proposed structure saves 27 multipliers at the expense of 11 adders, whereas for a four-parallel 576-tap filter, the proposed structure saves 216 multipliers at the expense of 11 adders still. Overall, the proposed parallel FIR structures can lead to significant hardware savings for symmetric convolutions from the existing FFA parallel FIR filter, especially when the length of the filter is large.
机译:基于快速有限冲激响应(FIR)算法(FFA),本文提出了新的并行FIR滤波器结构,在抽头数为2的倍数的情况下,从硬件成本方面考虑,有利于对称系数或3.提出的并行FIR结构利用对称系数的固有特性,减少了子滤波器部分中乘法器的数量,减少了预处理和后处理块中的附加加法器。用加法器交换乘法器是有利的,因为就硅面积而言,加法器的重量小于乘法器。另外,来自预处理器和后处理块中的附加加法器的开销保持固定,并且不会随着FIR滤波器的长度而增加,而减少的乘法器的数量会随着FIR滤波器的长度而增加。例如,对于四并联72抽头滤波器,建议的结构以11个加法器为代价节省了27个乘法器,而对于四并联576抽头滤波器,建议的结构以11个加法器为代价而节省了216个乘法器。 。总的来说,对于现有的FFA并行FIR滤波器进行对称卷积,建议的并行FIR结构可以大大节省硬件,尤其是当滤波器的长度很大时。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号