首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Design and Evaluation of High-Performance Processing Elements for Reconfigurable Systems
【24h】

Design and Evaluation of High-Performance Processing Elements for Reconfigurable Systems

机译:可重构系统高性能处理元件的设计与评估

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we present the design and evaluation of two new processing elements for reconfigurable computing. We also present a circuit-level implementation of the data paths in static and dynamic design styles to explore the various performance-power tradeoffs involved. When implemented in IBM 90-nm CMOS process, the 8-b data paths achieve operating frequencies ranging over 1 GHz both for static and dynamic implementations, with each data path supporting single-cycle computational capability. A novel single-precision floating point processing element (FPPE) using a 24-b variant of the proposed data paths is also presented. The full dynamic implementation of the FPPE shows that it operates at a frequency of 1 GHz with 6.5-mW average power consumption. Comparison with competing architectures shows that the FPPE provides two orders of magnitude higher throughput. Furthermore, to evaluate its feasibility as a soft-processing solution, we also map the floating point unit onto the Virtex 4 and 5 devices, and observe that the unit requires less than 1% of the total logic slices, while utilizing only around 4% of the DSP blocks available. When compared against popular field-programmable-gate-array-based floating point units, our design on Virtex 5 showed significantly lower resource utilization, while achieving comparable peak operating frequency.
机译:在本文中,我们介绍了可重构计算的两个新处理元素的设计和评估。我们还以静态和动态设计样式展示了数据路径的电路级实现,以探索所涉及的各种性能与功耗之间的权衡。当以IBM 90纳米CMOS工艺实现时,对于静态和动态实现,8-b数据路径均达到1 GHz以上的工作频率,每个数据路径均支持单周期计算能力。还提出了一种使用所提出的数据路径的24-b变体的新颖的单精度浮点处理元素(FPPE)。 FPPE的完全动态实施表明,它以1 GHz的频率运行,平均功耗为6.5 mW。与竞争架构的比较表明,FPPE提供了两个数量级的更高吞吐量。此外,为了评估其作为软处理解决方案的可行性,我们还将浮点单元映射到Virtex 4和5器件上,并观察到该单元仅占逻辑片总数的不到1%,而仅利用了约4%可用的DSP模块。与流行的基于现场可编程门阵列的浮点单元相比,我们在Virtex 5上的设计显示出明显更低的资源利用率,同时达到了可比的峰值工作频率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号