...
首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >135-MHz 258-K Gates VLSI Design for All-Intra H.264/AVC Scalable Video Encoder
【24h】

135-MHz 258-K Gates VLSI Design for All-Intra H.264/AVC Scalable Video Encoder

机译:用于全内H.264 / AVC可扩展视频编码器的135MHz 258-K门VLSI设计

获取原文
获取原文并翻译 | 示例
           

摘要

To satisfy the video application diversities, an extension of H.264/advanced video coding (AVC), called scalable video coding (SVC), is designed to provide multiple demanded video data via a single video encoder. However, constructed on the fundamental of H.264/AVC, the complexity of SVC is much higher than that of H.264/AVC. In this paper, a VLSI design for all-intra scalable video encoder is proposed to aim at efficient scalable video encoding. First, the memory bandwidth requirements for several encoding methods are analyzed to find out the best encoding method which can achieve best tradeoff between internal memory usage and external memory access. Afterward, an all-intra SVC encoder combined with several advanced techniques, including fast intra prediction algorithm, efficient syntax element encoding approach in context-adaptive variable-length coding, and hardware-efficient techniques, are implemented in a macroblock (MB)-level pipeline to increase data throughput. Implementation results demonstrate that our proposed SVC encoder can process more than 594-k MBs per second, which is equivalent to the summation of 60 high-definition, 1080-p, SD 480-p, and common intermediate format frames under 135-MHz working frequency. The proposed design consumes 258-K gate counts when synthesized by 90-nm CMOS technology.
机译:为了满足视频应用的多样性,H.264 /高级视频编码(AVC)的扩展被称为可伸缩视频编码(SVC),旨在通过单个视频编码器提供多个所需的视频数据。但是,基于H.264 / AVC的基础上,SVC的复杂度远高于H.264 / AVC。本文针对全帧内可伸缩视频编码器提出了一种VLSI设计,旨在实现高效的可伸缩视频编码。首先,分析了几种编码方法的内存带宽要求,以找出可以在内部存储器使用率和外部存储器访问之间实现最佳折衷的最佳编码方法。之后,在宏块(MB)级别上实现了一种全帧内SVC编码器,该编码器结合了多种先进技术,包括快速帧内预测算法,上下文自适应可变长度编码中的有效语法元素编码方法以及硬件高效技术。管道以增加数据吞吐量。实施结果表明,我们提出的SVC编码器每秒可以处理超过594-k MB,这相当于在135MHz工作频率下60个高清,1080p,SD 480-p和常见的中间格式帧的总和频率。当通过90纳米CMOS技术进行合成时,建议的设计消耗258-K的门数。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号