首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A Fast Application-Based Supply Voltage Optimization Method for Dual Voltage FPGA
【24h】

A Fast Application-Based Supply Voltage Optimization Method for Dual Voltage FPGA

机译:快速基于应用的双电压FPGA电源电压优化方法

获取原文
获取原文并翻译 | 示例
           

摘要

Dual supply voltage was a mature method to reduce the dynamic power of specific and programmable circuits, and the unsettled low voltage level was proved to have impact on its effect. In this paper, a circuit-level power model is developed to estimate the optimal fast for field-programmable gate array (FPGA). The model is mainly based on the path delay distribution of applications and the delay function of the integrated circuit technology. It can also count minor factors, such as path overlap, transition density, and capacitance. Experiment was conducted on a 90-nm FPGA model using MCNC benchmark. The results showed that the proposed method could generate near optimum for most benchmarks. The best power reduction ratio is only 5.6% less than the gate-level heuristic method, which is relatively precise, but our method is times faster. It implies that the dual voltage design with variable is a possible and promising low power method for field-programmable devices.
机译:双电源电压是降低特定电路和可编程电路动态功率的成熟方法,事实证明,不稳定的低电压电平会影响其效果。在本文中,开发了一种电路级功率模型来估计现场可编程门阵列(FPGA)的最佳快速性能。该模型主要基于应用的路径延迟分布和集成电路技术的延迟函数。它还可以计算较小的因素,例如路径重叠,过渡密度和电容。实验是使用MCNC基准测试在90纳米FPGA模型上进行的。结果表明,所提出的方法可以为大多数基准产生接近最优的结果。最佳功率降低比仅比门级启发式方法低5.6%,后者相对精确,但是我们的方法要快几倍。这意味着对于现场可编程器件而言,可变双电压设计是一种可能且有望实现的低功耗方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号