首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Low-Power Digital Signal Processor Architecture for Wireless Sensor Nodes
【24h】

Low-Power Digital Signal Processor Architecture for Wireless Sensor Nodes

机译:无线传感器节点的低功耗数字信号处理器架构

获取原文
获取原文并翻译 | 示例

摘要

Radio communication exhibits the highest energy consumption in wireless sensor nodes. Given their limited energy supply from batteries or scavenging, these nodes must trade data communication for on-the-node computation. Currently, they are designed around off-the-shelf low-power microcontrollers. But by employing a more appropriate processing element, the energy consumption can be significantly reduced. This paper describes the design and implementation of the newly proposed folded-tree architecture for on-the-node data processing in wireless sensor networks, using parallel prefix operations and data locality in hardware. Measurements of the silicon implementation show an improvement of $10-20times$ in terms of energy as compared to traditional modern micro-controllers found in sensor nodes.
机译:无线电通信在无线传感器节点中表现出最高的能耗。鉴于它们从电池或清除中获取的能量有限,这些节点必须进行数据通信以进行节点上的计算。当前,它们是围绕现成的低功耗微控制器设计的。但是通过采用更合适的处理元件,可以显着降低能耗。本文介绍了新提出的折叠树体系结构的设计和实现,该体系结构使用并行前缀操作和硬件中的数据局部性来在无线传感器网络中进行节点上的数据处理。与在传感器节点中发现的传统现代微控制器相比,对硅实现的测量表明在能量方面提高了10到20倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号