首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Time-Based All-Digital Technique for Analog Built-in Self-Test
【24h】

Time-Based All-Digital Technique for Analog Built-in Self-Test

机译:基于时间的全数字技术,用于模拟内置自检

获取原文
获取原文并翻译 | 示例

摘要

A scheme for built-in self-test of analog signals with minimal area overhead for measuring on-chip voltages in an all-digital manner is presented. The method is well suited for a distributed architecture, where the routing of analog signals over long paths is minimized. A clock is routed serially to the sampling heads placed at the nodes of analog test voltages. This sampling head present at each test node, which consists of a pair of delay cells and a pair of flip-flops, locally converts the test voltage to a skew between a pair of subsampled signals, thus giving rise to as many subsampled signal pairs as the number of nodes. To measure a certain analog voltage, the corresponding subsampled signal pair is fed to a delay measurement unit to measure the skew between this pair. The concept is validated by designing a test chip in a UMC 130-nm CMOS process. Sub-millivolt accuracy for static signals is demonstrated for a measurement time of a few seconds, and an effective number of bits of 5.29 is demonstrated for low-bandwidth signals in the absence of sample-and-hold circuitry.
机译:提出了一种用于模拟信号的内置自测试的方案,该方案具有最小的面积开销,可以以全数字方式测量片上电压。该方法非常适合分布式架构,在该架构中,模拟信号在长路径上的路由被最小化。时钟被串行路由到放置在模拟测试电压节点处的采样头。存在于每个测试节点上的该采样头由一对延迟单元和一对触发器组成,该采样头将测试电压局部转换为一对子采样信号之间的偏斜,因此产生了与子采样信号对一样多的子采样信号对。节点数。为了测量某个模拟电压,将相应的二次采样信号对馈送到延迟测量单元,以测量该对信号之间的偏斜。通过在UMC 130 nm CMOS工艺中设计测试芯片,可以验证该概念。在几秒钟的测量时间内,静态信号的亚毫伏级精度得到了证明,在没有采样保持电路的情况下,低带宽信号的有效位数为5.29。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号