首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Enhanced Memory Reliability Against Multiple Cell Upsets Using Decimal Matrix Code
【24h】

Enhanced Memory Reliability Against Multiple Cell Upsets Using Decimal Matrix Code

机译:使用十进制矩阵码增强的针对多个单元故障的内存可靠性

获取原文
获取原文并翻译 | 示例
       

摘要

Transient multiple cell upsets (MCUs) are becoming major issues in the reliability of memories exposed to radiation environment. To prevent MCUs from causing data corruption, more complex error correction codes (ECCs) are widely used to protect memory, but the main problem is that they would require higher delay overhead. Recently, matrix codes (MCs) based on Hamming codes have been proposed for memory protection. The main issue is that they are double error correction codes and the error correction capabilities are not improved in all cases. In this paper, novel decimal matrix code (DMC) based on divide-symbol is proposed to enhance memory reliability with lower delay overhead. The proposed DMC utilizes decimal algorithm to obtain the maximum error detection capability. Moreover, the encoder-reuse technique (ERT) is proposed to minimize the area overhead of extra circuits without disturbing the whole encoding and decoding processes. ERT uses DMC encoder itself to be part of the decoder. The proposed DMC is compared to well-known codes such as the existing Hamming, MCs, and punctured difference set (PDS) codes. The obtained results show that the mean time to failure (MTTF) of the proposed scheme is 452.9%, 154.6%, and 122.6% of Hamming, MC, and PDS, respectively. At the same time, the delay overhead of the proposed scheme is 73.1%, 69.0%, and 26.2% of Hamming, MC, and PDS, respectively. The only drawback to the proposed scheme is that it requires more redundant bits for memory protection.
机译:瞬态多单元故障(MCU)成为暴露于辐射环境的存储器可靠性的主要问题。为了防止MCU导致数据损坏,更复杂的纠错码(ECC)被广泛用于保护内存,但是主要问题是它们将需要更高的延迟开销。近来,已经提出了基于汉明码的矩阵码(MC)来进行存储器保护。主要问题是它们是双重纠错码,并且并非在所有情况下都无法改善纠错能力。本文提出了一种新的基于除法符号的十进制矩阵码(DMC),以提高存储可靠性并降低延迟开销。提出的DMC利用十进制算法来获得最大的错误检测能力。此外,提出了编码器重用技术(ERT),以最大程度地减少额外电路的面积开销,而又不影响整个编码和解码过程。 ERT使用DMC编码器本身作为解码器的一部分。将提议的DMC与众所周知的代码(例如现有的汉明码,MC和删减差集(PDS)代码)进行比较。获得的结果表明,该方案的平均故障时间(MTTF)分别为Hamming,MC和PDS的452.9%,154.6%和122.6%。同时,该方案的延迟开销分别为汉明,MC和PDS的73.1%,69.0%和26.2%。所提出的方案的唯一缺点是,它需要更多的冗余位用于存储器保护。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号