首页> 外文会议>International Conference on Computer Communication and Informatics >Modified Decimal Matrix Codes in FPGA configuration memory for multiple bit upsets
【24h】

Modified Decimal Matrix Codes in FPGA configuration memory for multiple bit upsets

机译:FPGA配置存储器中的修改后的十进制矩阵码,用于多次位翻转

获取原文

摘要

A novel coding technique is proposed to protect the SRAM based configuration memories against multiple bit upsets (MBU) with minimum redundant bits. The proposed coding technique is based on soft error tolerant Encoder and Decoder. The coding architecture exploits Modified Decimal Matrix Codes (MDMC) to locate and correct soft error present in the memories. The MDMC is typically performed using reconfigurable Array Exclusive-OR Logic (ReAXL) to compute the equivalent decimal addition. The MDMC based on ReAXL can be dynamically reconfigured for both Encoding and decoding and reduces the chip area. The encoder creates the codeword for the original data bits and decoder calculates syndrome vector to confirm the soft error respectively. The proposed MDMC is analyzed and compared to the existing coding techniques such as Decimal Matrix Codes (DMC), Matrix codes (MC) and Hamming Codes. The result shows that the area, power and delay for the proposed MDMC is less compared to the existing coding techniques.
机译:提出了一种新颖的编码技术,以保护基于SRAM的配置存储器免受具有最少冗余位的多位翻转(MBU)的侵害。所提出的编码技术基于软容错编码器和解码器。编码架构利用修改的十进制矩阵码(MDMC)来定位和纠正内存中存在的软错误。 MDMC通常使用可重新配置的阵列异或逻辑(ReAXL)来执行,以计算等效的十进制加法。基于ReAXL的MDMC可以动态地重新配置以进行编码和解码,并减少芯片面积。编码器为原始数据位创建码字,解码器计算校正子向量以分别确认软错误。分析提出的MDMC,并将其与现有的编码技术进行比较,例如十进制矩阵码(DMC),矩阵码(MC)和汉明码。结果表明,与现有的编码技术相比,所提出的MDMC的面积,功率和延迟更少。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号