首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Virtual Prototyper (ViPro): An SRAM Design Tool for Yield Constrained Optimization
【24h】

Virtual Prototyper (ViPro): An SRAM Design Tool for Yield Constrained Optimization

机译:虚拟原型机(ViPro):用于良率约束优化的SRAM设计工具

获取原文
获取原文并翻译 | 示例

摘要

This brief presents a tool for optimizing the energy and delay (E/D) of static RAM designs to meet a specific die yield constraint. This allows the tool to account for the effects of process variation and to trade off yield with performance and energy. To accomplish this, we use a combination of simulation and modeling techniques to determine the minimum wordline (WL) pulsewidth required for both the read and write operations to meet a user-specified die yield. The use of a hierarchical model enables us to calculate the E/D of a full macro that is margined to meet a specific die yield. By sweeping across the possible design space, we are able to identify Pareto optimal designs. The tool structure described in this brief allows comparison across different array topologies, process technologies, and circuit choices including assist methods. Using this tool, we find that adding a WL boosting scheme results in an overall energy savings, despite the overhead of using a charge pump circuit, due to an improved read delay distribution.
机译:本简介介绍了一种用于优化静态RAM设计的能量和延迟(E / D)以满足特定管芯成品率约束的工具。这使该工具能够考虑工艺变化的影响,并在性能和能耗之间进行权衡。为此,我们结合使用了模拟和建模技术来确定读写操作所需的最小字线(WL)脉冲宽度,以满足用户指定的芯片成品率。使用分层模型使我们能够计算完整宏的E / D,该宏可以满足特定的管芯成品率。通过跨越可能的设计空间,我们能够确定帕累托最优设计。本简介中描述的工具结构允许在不同的阵列拓扑,工艺技术和电路选择(包括辅助方法)之间进行比较。使用该工具,我们发现,尽管使用了电荷泵电路,但由于改善了读取延迟分布,因此添加WL升压方案仍可节省总体能源。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号