首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A Frame-Parallel 2 Gpixel/s Video Decoder Chip for UHDTV and 3-DTV/FTV Applications
【24h】

A Frame-Parallel 2 Gpixel/s Video Decoder Chip for UHDTV and 3-DTV/FTV Applications

机译:适用于UHDTV和3-DTV / FTV应用的帧并行2 Gpixel / s视频解码器芯片

获取原文
获取原文并翻译 | 示例

摘要

The first single-chip design that supports real-time H.264/Advanced Video Coding decoding of 8k () 60 frames/s is realized. It also supports multiview decoding for up to 32720p views or 161080p views. To significantly improve the throughput and reduce the memory bandwidth requirement, frame-level parallelism is exploited for the proposed design. First, a frame dependency protection scheme enables frame-parallel decoding, by reusing multiple replicas of an existing design. This results in a system throughput of 2 Gpixels/s, at least 3.75 times better than previous chips. Moreover, a reference window synchronization scheme and a 2-level hybrid caching structure are proposed to achieve 44% memory bandwidth reduction of motion compensation, by utilizing frame-level data reuse. The bandwidth reduction results in 22% Dynamic Random-Access Memory power saving of the whole decoder.
机译:实现了支持8k()60帧/秒的实时H.264 /高级视频编码解码的第一个单芯片设计。它还支持多达32720p视图或161080p视图的多视图解码。为了显着提高吞吐量并减少内存带宽需求,在本设计中采用了帧级并行性。首先,帧依赖性保护方案通过重用现有设计的多个副本,实现了帧并行解码。这导致系统吞吐率为2 Gpixels / s,至少比以前的芯片好3.75倍。此外,提出了一种参考窗口同步方案和2级混合缓存结构,以通过利用帧级数据重用实现运动补偿的内存带宽减少44%。带宽减少导致整个解码器节省22%的动态随机存取存储器功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号