首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Efficient Hardware Implementation of Encoder and Decoder for Golay Code
【24h】

Efficient Hardware Implementation of Encoder and Decoder for Golay Code

机译:Golay编码器和解码器的高效硬件实现

获取原文
获取原文并翻译 | 示例

摘要

This brief lays out cyclic redundancy check-based encoding scheme and presents an efficient implementation of the encoding algorithm in field programmable gate array (FPGA) prototype for both the binary Golay code () and extended binary Golay code (). High speed with low-latency architecture has been designed and implemented in Virtex-4 FPGA for Golay encoder without incorporating linear feedback shift register. This brief also presents an optimized and low-complexity decoding architecture for extended binary Golay code (24, 12, 8) based on an incomplete maximum likelihood decoding scheme. The proposed architecture for decoder occupies less area and has lower latency than some of the recent work published in this area. The encoder module runs at 238.575 MHz, while the proposed architecture for decoder has an operating clock frequency of 195.028 MHz. The proposed hardware modules may be a good candidate for forward error correction in communication link, which demands a high-speed system.
机译:这份简介列出了基于循环冗余校验的编码方案,并提出了在现场可编程门阵列(FPGA)原型中针对二进制Golay码()和扩展二进制Golay码()的编码算法的有效实现。已经在Virtex-4 FPGA中为Golay编码器设计并实现了具有低延迟的高速架构,而没有引入线性反馈移位寄存器。本简介还提出了一种基于不完整最大似然解码方案的扩展二进制Golay码(24、12、8)的优化且低复杂度的解码架构。与该领域中发表的一些最新著作相比,所提出的用于解码器的体系结构占用的面积更少,并且延迟更短。编码器模块的运行频率为238.575 MHz,而建议的解码器架构的工作时钟频率为195.028 MHz。所提出的硬件模块可能是通信链路中前向纠错的良好候选者,这需要高速系统。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号