首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A 350-MS/s Continuous-Time Delta–Sigma Modulator With a Digitally Assisted Binary-DAC and a 5-Bits Two-Step-ADC Quantizer in 130-nm CMOS
【24h】

A 350-MS/s Continuous-Time Delta–Sigma Modulator With a Digitally Assisted Binary-DAC and a 5-Bits Two-Step-ADC Quantizer in 130-nm CMOS

机译:具有130nm CMOS的数字辅助二进制DAC和5位两步ADC量化器的350-MS / s连续时间Delta-Sigma调制器

获取原文
获取原文并翻译 | 示例

摘要

Two techniques to improve the performance of continuous-time delta–sigma (CTDS) modulators are presented. A digital calibration technique is introduced to enable the use of binary current digital-to-analog converters (DACs) without dynamic element matching. Furthermore, a high-speed two-step analog-to-digital data converter quantizer is introduced to efficiently increase the resolution of the quantizer in CTDS modulators with high-sampling rates. A proof-of-concept prototype implemented in 130-nm CMOS shows that the proposed calibration technique can compensate for up to 5% of mismatch in the DAC elements. The modulator has a measured SNDR/SFDR of 60.3/74 dB for a sampling rate of 350 MS/s and oversampling ratio of 20, translating to an 8.75-MHz bandwidth. The total power consumption is 5.5 mW from a 1.6 V supply.
机译:提出了两种改善连续时间增量-Σ(CTDS)调制器性能的技术。引入了数字校准技术,以允许使用二进制电流数模转换器(DAC),而无需进行动态元件匹配。此外,引入了高速两步模数数据转换器量化器,以有效提高具有高采样率的CTDS调制器中量化器的分辨率。在130 nm CMOS中实现的概念验证原型表明,所提出的校准技术可以补偿DAC元件中高达5%的失配。对于350 MS / s的采样率和20的过采样率,该调制器的SNDR / SFDR测量值为60.3 / 74 dB,转换为8.75 MHz带宽。 1.6 V电源的总功耗为5.5 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号