机译:使用阈值逻辑触发器降低标准单元ASIC的功率,泄漏和面积
Cadence Design Systems, San Jose, CA, USA;
School of Electrical, Computer and Energy Engineering, Arizona State University, Tempe, AZ, USA;
School of Electrical, Computer and Energy Engineering, Arizona State University, Tempe, AZ, USA;
School of Computing and Information Science and Engineering, Arizona State University, Tempe, AZ, USA;
Logic gates; Transistors; Clocks; Delays; Robustness; Libraries; Computer architecture;
机译:采用待机开关的带开关晶体管逻辑的双阈值电压多米诺振荡器设计,可降低亚阈值漏电流
机译:采用备用开关的双阈值电压多米诺逻辑设计的传输晶体管,可降低亚阈值泄漏电流
机译:具有降低的亚阈值和栅极氧化物泄漏电流的睡眠开关双阈值电压多米诺逻辑
机译:使用可配置的阈值逻辑门动态降低ASIC的功耗
机译:VLSI ASIC中用于泄漏功率估计和优化的高级技术。
机译:使用MRAM-CMOS非易失性触发器的细粒度电源门控
机译:具有减小的待机漏电流的睡眠开关双阈值电压Domino逻辑