首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A 1–16 Gb/s All-Digital Clock and Data Recovery With a Wideband High-Linearity Phase Interpolator
【24h】

A 1–16 Gb/s All-Digital Clock and Data Recovery With a Wideband High-Linearity Phase Interpolator

机译:具有宽带高线性度相位内插器的1–16 Gb / s全数字时钟和数据恢复

获取原文
获取原文并翻译 | 示例

摘要

An all-digital phase interpolator (PI)-based clock and data recovery (CDR) is proposed in this paper to accommodate any data rate continuously from 1 to 16 Gb/s with quadrature sampling clocks from 4 to 8 GHz. A new low-power two-step PI (TSPI) with high linearity over 4–8 GHz range is presented. The all-digital CDR control loop adopts a multimode phase detection scheme enabling continuous data rate support. The digital architecture not only eliminates the large filtering capacitor but also makes the design more tolerant to process, voltage, and temperature variations. The CDR core occupies 0.088 mm2 in a commercial 65-nm CMOS technology and consumes 73.1 mA at 16 Gb/s from a 1.2 V power supply. The differential nonlinearity of the PI is measured to be within 0.48 LSB. The measurement results show that this CDR can function at the proposed phase detection modes and is able to exceed the synchronous optical networking (SONET) OC-192 jitter tolerance mask at least by 0.2 unit interval at high frequencies (4–100 MHz) with a pseudorandom binary sequence data pattern at 10 Gb/s and a target bit error rate of .
机译:本文提出了一种基于全数字相位内插器(PI)的时钟和数据恢复(CDR),以在4至8 GHz的正交采样时钟的情况下连续容纳1至16 Gb / s的任何数据速率。提出了一种在4–8 GHz范围内具有高线性度的新型低功耗两步PI(TSPI)。全数字CDR控制环路采用多模式相位检测方案,可支持连续数据速率。数字架构不仅省去了大型滤波电容器,而且使设计对过程,电压和温度变化的容忍度更高。 CDR内核在商用65纳米CMOS技术中占据0.088 mm2的空间,并且从1.2 V电源以16 Gb / s的速率消耗73.1 mA。测得的PI的差分非线性在0.48 LSB之内。测量结果表明,该CDR可以在建议的相位检测模式下工作,并且在高频(4–100 MHz)时,能够以至少0.2个单位间隔超过同步光网络(SONET)OC-192抖动容限模板。 10 Gb / s的伪随机二进制序列数据码型和目标误码率为1。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号