首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Design and Analysis of a Highly Efficient Linearized CMOS Subharmonic Mixer for Zero and Low-IF Applications
【24h】

Design and Analysis of a Highly Efficient Linearized CMOS Subharmonic Mixer for Zero and Low-IF Applications

机译:零和低中频应用的高效线性化CMOS亚谐波混频器的设计与分析

获取原文
获取原文并翻译 | 示例

摘要

This paper presents the distortion analysis of a linearized CMOS subharmonic mixer (SHM) based on a Volterra series analysis. The secondand third-order intermodulation distortions are reduced by a modified second-harmonic reinjection in the RF transconductance stage. An injected IM2 is mixed with an RF input signal and generates an IM3 signal with the same amplitude and opposite phase of a main path for the cancellation of the intrinsic IM3 signal. In order to cancel the second-order intermodulation component, a signal with the same IM2 amplitude and opposite phase of the main path is generated. Closed-form expressions of the conversion gain along with the second- and third-order distortions are derived using a Volterra series analysis to facilitate an optimal design and provide an insight into the nonlinearity of SHM. An inductive connection between RF and local oscillator stages implementing a π-network is employed to improve the linearity and enhance the gain and bandwidth of the mixer. Simulation results performed in Taiwan Semiconductor Manufacturing Company 0.18-μm CMOS process at 2.4-GHz RF frequency and 1.6 V supply voltage. The results show that the proposed mixer without the π-network, in comparison with the conventional mixer, exhibits up to 15 and 14 dB improvements in IIP2 and IIP3, respectively. The improvements obtained over 1-20 MHz two-tone spacing range without gain reduction or noise penalty. Moreover, in the presence of the π-network, the mixer exhibits up to 25 and 7 dB improvements in IIP2 and IIP3, respectively; the gain, bandwidth, and noise figure are also improved. The simulation results demonstrate good accuracy in comparison with the analytical results.
机译:本文介绍了基于Volterra级数分析的线性化CMOS次谐波混频器(SHM)的失真分析。通过在射频跨导级中进行改进的二次谐波再注入,可以减少二次和三次互调失真。注入的IM2与RF输入信号混合,并生成具有与主路径相同幅度和相反相位的IM3信号,以消除固有IM3信号。为了消除二阶互调分量,生成具有相同IM2振幅和主路径反相的信号。使用Volterra级数分析可得出转换增益以及二阶和三阶失真的闭式表达式,以促进最佳设计并深入了解SHM的非线性。 RF与实现π网络的本地振荡器级之间的电感连接可用于改善线性度并增强混频器的增益和带宽。在台湾半导体制造公司以2.4GHz射频频率和1.6V电源电压进行的0.18-μmCMOS工艺中执行的仿真结果。结果表明,与常规混频器相比,所提出的不带π网络的混频器分别在IIP2和IIP3上分别提高了15和14 dB。在1-20 MHz的两音间隔范围内获得的改进没有增益降低或噪声损失。而且,在存在π网络的情况下,混频器的IIP2和IIP3分别提高了25和7 dB。增益,带宽和噪声系数也得到了改善。与分析结果相比,仿真结果显示出良好的准确性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号