首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A 60-GHz Dual-Mode Distributed Active Transformer Power Amplifier in 65-nm CMOS
【24h】

A 60-GHz Dual-Mode Distributed Active Transformer Power Amplifier in 65-nm CMOS

机译:采用65nm CMOS的60GHz双模分布式有源变压器功率放大器

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a 60-GHz power amplifier (PA) fabricated in a 65-nm CMOS technology. The proposed PA utilizes a dual-mode amplification circuit topology to achieve a high level of output power and efficiency in a small die area. High-output power is achieved by combining class AB cascode stage with a conventional class A common source (CS) stage in a compact four-way differential distributed active transformer to increase the amplifier’s power density. Driver stages consist of an enhanced cascode stage followed by a CS stage to achieve a high power (HP) gain. Fabricated in a 65-nm CMOS process, the maximum measured gain of the 60-GHz PA is 22 dB within a wide 3-dB bandwidth of 14 GHz. A maximum saturated output power of 19.7 dBm is measured in HP mode while consuming 430 mW over a 1.2 V core supply. In low-power (LP) mode of operation, the power gain of 20 dB and 19.7 dBm saturated power is measured at 60 GHz. The proposed dual-mode topology achieves an HP added efficiency of 25% and 19% in HP and LP modes, respectively.
机译:本文介绍了采用65 nm CMOS技术制造的60 GHz功率放大器(PA)。拟议的功率放大器利用双模放大电路拓扑结构,以在小芯片面积上实现高水平的输出功率和效率。通过将AB类共源共栅级与传统的A类共源(CS)级结合在紧凑的四路差分分布式有源变压器中以提高放大器的功率密度,可以实现高输出功率。驱动器级由增强的共源共栅级和CS级组成,以实现高功率(HP)增益。采用65 nm CMOS工艺制造,在14 GHz的3dB宽带宽内,60 GHz PA的最大测量增益为22 dB。在HP模式下测得的最大饱和输出功率为19.7 dBm,同时在1.2 V内核电源上消耗430 mW。在低功率(LP)工作模式下,在60 GHz下测量的功率增益为20 dB,饱和功率为19.7 dBm。所提出的双模式拓扑在HP和LP模式下分别实现了25%和19%的HP附加效率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号