...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Multiple Dice Working as One: CAD Flows and Routing Architectures for Silicon Interposer FPGAs
【24h】

Multiple Dice Working as One: CAD Flows and Routing Architectures for Silicon Interposer FPGAs

机译:多个骰子合而为一:Silicon Interposer FPGA的CAD流程和路由架构

获取原文
获取原文并翻译 | 示例

摘要

Large field-programmable gate array (FPGA) systems with multiple dice connected by a silicon interposer are now commercially available. However, many questions remain concerning their key architecture parameters and efficiency, as the signal count between dice is reduced and the delay between the dice is increased compared with a monolithic FPGA. We modify the versatile place and route (VPR) to target interposer-based FPGAs and investigate placement and routing changes and incorporating partitioning into the flow to improve results. Our best computer-aided design (CAD) flow reduces the routing demand for interposer FPGAs with realistic connectivity between dice by 47% and improves the circuit speed by 13% on average. Architecture modifications to add routing flexibility when crossing the interposer are very beneficial and improve routability by a further 11%. With these CAD and architecture enhancements, we find that if an interposer supplies (between dice) 20% of the routing capacity that the normal (within-die) FPGA routing channels supply, there is only a modest impact on circuit routability. Smaller interposer-routing capacities do impact routability; however, minimum channel width increases by 70% when an interposer supplies only 10% of the within-die routing. The interposer also impacts delay, increasing circuit delay by 11% on average for a 1-ns interposer signal delay and a two-die system.
机译:具有通过硅中介层连接的多个管芯的大型现场可编程门阵列(FPGA)系统现已上市。但是,与单片FPGA相比,由于减少了芯片之间的信号数量并且增加了芯片之间的延迟,因此有关其关键架构参数和效率的问题仍然很多。我们将通用的布局和布线(VPR)修改为基于中介层的FPGA,并研究布局和布线更改,并将分区合并到流程中以改善结果。我们最好的计算机辅助设计(CAD)流程将骰子之间的实际连接性降低了中介层FPGA的布线需求,平均降低了47%,平均电路速度提高了13%。进行架构修改以增加穿越中介层时的路由灵活性非常有益,并将可路由性进一步提高了11%。通过这些CAD和体系结构增强功能,我们发现,如果中介层(在裸片之间)提供普通(裸片内)FPGA路由通道提供的20%的路由容量,则对电路的可布线性仅产生中等影响。较小的中介层路由容量会影响可路由性。但是,当插入器仅提供10%的片内路由时,最小通道宽度将增加70%。插入器还会影响延迟,对于1 ns插入器信号延迟和双芯片系统,电路延迟平均会增加11%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号