...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A Reference Voltage Interpolation-Based Calibration Method for Flash ADCs
【24h】

A Reference Voltage Interpolation-Based Calibration Method for Flash ADCs

机译:基于参考电压插值的Flash ADC校准方法

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

A 6-bit flash analog-to-digital converter (ADC) using reference-voltage-interpolated calibration to improve linearity and reduce power dissipation is presented. In the ADC, the digital calibration logic employs the successive approximation algorithm and the minimized residue algorithm to determine precise calibration levels. Implemented by a 90-nm CMOS process, the proposed ADC can achieve a signal-to-noise-and-distortion ratio of 36 dB for a low input frequency and 33.5 dB for a Nyquist-rate input frequency at a 2-GS/s sampling rate. The peaks of integral and differential nonlinearities after calibration are 0.36 and 0.42 least significant bit, respectively. The power consumption is 25 mW at 2 GS/s from a 1.2 V supply. The core area is mm, and the figure of merit is 0.34 pJ/conversion step.
机译:提出了一种采用参考电压内插校准的6位闪存模数转换器(ADC),以提高线性度并降低功耗。在ADC中,数字校准逻辑采用逐次逼近算法和最小化残差算法来确定精确的校准电平。拟议的ADC通过90nm CMOS工艺实现,对于2-GS / s的低输入频率,信噪比和失真比在低输入频率下为36 dB,在奈奎斯特速率输入频率下为33.5 dB。采样率。校准后的积分非线性和微分非线性峰值分别为最低有效位0.36和0.42。从1.2 V电源以2 GS / s的功耗为25 mW。核心面积为mm,品质因数为0.34 pJ /转换步长。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号