首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A Comprehensive Reliability Assessment of Fault-Resilient Network-on-Chip Using Analytical Model
【24h】

A Comprehensive Reliability Assessment of Fault-Resilient Network-on-Chip Using Analytical Model

机译:基于分析模型的容错片上网络的综合可靠性评估

获取原文
获取原文并翻译 | 示例

摘要

The component's failure in network-on-chips (NoCs) has been a critical factor on the system's reliability. In order to alleviate the impact of faults, fault tolerance has been investigated in the recent years to enhance NoC's robustness. Due to the vast selection of fault-tolerance mechanisms and critical design constraints, selecting and configuring an appropriate mechanism to satisfy the fault-tolerance requirements constitute new challenges for designers. Consequently, reliability assessment has become prominent for the early stages of manufacturing process to solve these problems. This paper approaches the fault-tolerance analysis by providing an analytical model to approximate the lifetime reliability and compares it with a system-level simulation. Based on the proposed approach, we measure the fault-tolerance efficiency using a new parameter, named reliability acceleration factor. The goal of this paper is to provide an efficient and accurate reliability assessment to help designers easily understand and evaluate the advantages and drawbacks of their potential fault-tolerance methods.
机译:组件在片上网络(NoC)中​​的故障一直是影响系统可靠性的关键因素。为了减轻故障的影响,近年来对容错进行了研究,以增强NoC的鲁棒性。由于容错机制和关键设计约束的选择范围广泛,因此选择和配置合适的机制以满足容错要求对设计人员构成了新的挑战。因此,可靠性评估在制造过程的早期阶段就变得很重要,以解决这些问题。本文通过提供一个分析模型来估算寿命可靠性,从而进行了容错分析,并将其与系统级仿真进行了比较。基于所提出的方法,我们使用一个称为可靠性加速因子的新参数来测量容错效率。本文的目的是提供一种有效而准确的可靠性评估,以帮助设计人员轻松地理解和评估其潜在容错方法的优缺点。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号