首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Probability-Driven Multibit Flip-Flop Integration With Clock Gating
【24h】

Probability-Driven Multibit Flip-Flop Integration With Clock Gating

机译:具有时钟门控的概率驱动多位触发器集成

获取原文
获取原文并翻译 | 示例

摘要

Data-driven clock gated (DDCG) and multibit flip-flops (MBFFs) are two low-power design techniques that are usually treated separately. Combining these techniques into a single grouping algorithm and design flow enables further power savings. We study MBFF multiplicity and its synergy with FF data-to-clock toggling probabilities. A probabilistic model is implemented to maximize the expected energy savings by grouping FFs in increasing order of their data-to-clock toggling probabilities. We present a front-end design flow, guided by physical layout considerations for a 65-nm 32-bit MIPS and a 28-nm industrial network processor. It is shown to achieve the power savings of 23% and 17%, respectively, compared with designs with ordinary FFs. About half of the savings was due to integrating the DDCG into the MBFFs.
机译:数据驱动的时钟门控(DDCG)和多位触发器(MBFF)是两种低功耗设计技术,通常会分别进行处理。将这些技术组合到单个分组算法和设计流程中,可以进一步节省功耗。我们研究了MBFF多重性及其与FF数据时钟切换概率的协同作用。通过将FF按其数据时钟切换概率的升序进行分组,实现了概率模型以最大程度地节省预期的能源。我们提供了一个前端设计流程,其中以65纳米32位MIPS和28纳米工业网络处理器的物理布局考虑为指导。与采用普通FF的设计相比,它可以分别实现23%和17%的功率节省。大约一半的节省是由于将DDCG集成到MBFF中。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号