...
首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A 100-mA, 99.11% Current Efficiency, 2-mVpp Ripple Digitally Controlled LDO With Active Ripple Suppression
【24h】

A 100-mA, 99.11% Current Efficiency, 2-mVpp Ripple Digitally Controlled LDO With Active Ripple Suppression

机译:具有有源纹波抑制功能的100mA,99.11%电流效率,2mVpp纹波数字控制LDO

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Digital low-dropout (DLDO) regulators are gaining attention due to their design scalability for distributed multiple voltage domain applications required in state-of-the-art system-on-chips. Due to the discrete nature of the output current and the discrete-time control loop, the steady-state response of the DLDO has inherent output voltage ripple. A hybrid DLDO (HD-LDO) with fast response and stable operation across a wide load range while reducing the output voltage ripple is proposed. In the HD-LDO, a DLDO and a low current analog ripple cancellation amplifier (RCA) work in parallel. The output dc of the RCA is sensed by a 2-bit analog-to-digital converter, and the digitized linear stage current is fed into the DLDO as an error signal. During load transients, a gear-shift controller enables fast transient response using dynamic load estimation. The DLDO suppresses the output dc of the RCA within its current resolution. With this arrangement, a majority of the dc load current is provided by the DLDO and the RCA supplies ripple cancellation current. The HD-LDO is designed and fabricated in a 180-nm CMOS technology, and occupies 0.697 mm2 of the die area. The HD-LDO operates with an input voltage range of 1.43-2.0 V and an output voltage range of 1.0-1.57 V. At 100-mA load current, the HD-LDO achieves a current peak efficiency of 99.11% and a settling time of 15 clock periods with a 0.5-MHz clock for a current switching between 10 and 90 mA. The RCA suppresses fundamental, second, and third harmonics of the switching frequency by 13.7, 13.3, and 14.1 dB, respectively.
机译:数字低压降(DLDO)稳压器由于其针对先进的系统级芯片所需的分布式多个电压域应用的设计可扩展性而受到关注。由于输出电流和离散时间控制回路具有离散特性,因此DLDO的稳态响应具有固有的输出电压纹波。提出了一种混合式DLDO(HD-LDO),它在较宽的负载范围内具有快速响应和稳定运行,同时降低了输出电压纹波。在HD-LDO中,DLDO和低电流模拟纹波消除放大器(RCA)并行工作。 RCA的输出dc由2位模数转换器感测,数字化的线性级电流作为误差信号馈入DLDO。在负载瞬变过程中,变速控制器使用动态负载估计功能实现快速瞬态响应。 DLDO将RCA的输出直流抑制在其当前分辨率内。通过这种安排,DLDO提供了大部分的直流负载电流,而RCA提供了纹波消除电流。 HD-LDO采用180纳米CMOS技术进行设计和制造,占用的芯片面积为0.697平方毫米。 HD-LDO的输入电压范围为1.43-2.0 V,输出电压范围为1.0-1.57V。在100mA负载电流下,HD-LDO的电流峰值效率为99.11%,建立时间为15个时钟周期(0.5 MHz时钟),电流在10至90 mA之间切换。 RCA分别将开关频率的基波,二次谐波和三次谐波抑制了13.7 dB,13.3 dB和14.1 dB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号